From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by smtp.lore.kernel.org (Postfix) with ESMTP id A6F38D37E56 for ; Wed, 14 Jan 2026 15:47:03 +0000 (UTC) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 651F840E2D; Wed, 14 Jan 2026 16:45:31 +0100 (CET) Received: from mgamail.intel.com (mgamail.intel.com [198.175.65.16]) by mails.dpdk.org (Postfix) with ESMTP id D86EE40E2D; Wed, 14 Jan 2026 16:45:29 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1768405531; x=1799941531; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=f0ewhLl11o+Mw2Xkce5b0liEslnlfZ3q1hlFa+b6Tyg=; b=Zu6jTYPLlrv1B9wH0l+gwwLQWYEvTxUfGv1zf8LKkgE/+g+fvzzwkg0V /uPx1ROcgibGW15x38oER1k+XxW5o0B6ixt/5//lEp/TmC5ShqNWsSdhL ZtIsXyV20DHaZvMfc4AusiO1kWzMK1fpxYVquEHFPN7A264XN1eiIBTis WHzsyPk/Wrfkg11V5TWU23YlvaEaAkNNwAE9MUb83fAcFAVM33TY/MxYG 726DCv+NwQtvEfbHyTby2DEJG1LqQt8sCjepbjb1jxdVPUsM4G6/CrVrw laRf3PuUHeIztWqqYAJgqAh0wBLgXTmrn5R6xcOxdG4BsUZcB9lcNDZRT g==; X-CSE-ConnectionGUID: ne05B1q8Sx2e/0ej9rklvQ== X-CSE-MsgGUID: sGRNG/koTSSgCrsnoA7MDw== X-IronPort-AV: E=McAfee;i="6800,10657,11671"; a="69870887" X-IronPort-AV: E=Sophos;i="6.21,225,1763452800"; d="scan'208";a="69870887" Received: from orviesa010.jf.intel.com ([10.64.159.150]) by orvoesa108.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Jan 2026 07:45:30 -0800 X-CSE-ConnectionGUID: eOaIZpbGQ7mVHVk2AxpIkQ== X-CSE-MsgGUID: JC3LRWP+Tf6S3VqbsIu+3w== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.21,225,1763452800"; d="scan'208";a="203925024" Received: from silpixa00401385.ir.intel.com ([10.20.224.226]) by orviesa010.jf.intel.com with ESMTP; 14 Jan 2026 07:45:27 -0800 From: Bruce Richardson To: dev@dpdk.org Cc: Bruce Richardson , stable@dpdk.org, Stephen Hemminger , Anatoly Burakov , Vladimir Medvedkin , Helin Zhang , Jingjing Wu , Kirill Rybalchenko , Ferruh Yigit Subject: [PATCH v4 17/31] net/ixgbe: fix build with shadow warnings enabled Date: Wed, 14 Jan 2026 15:44:31 +0000 Message-ID: <20260114154450.2969716-18-bruce.richardson@intel.com> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20260114154450.2969716-1-bruce.richardson@intel.com> References: <20251106140948.2894678-1-bruce.richardson@intel.com> <20260114154450.2969716-1-bruce.richardson@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org The loop counter "i" was shadowed, with it being used in a macro and also as a local variable in the function using that macro. Fix the issue by making "i" a loop-local variable in all contexts. Fixes: 76c6f89e80d4 ("ixgbe: support new flow director masks") Fixes: 2c6b19af78e3 ("ethdev: increase flow type limit from 32 to 64") Cc: stable@dpdk.org Signed-off-by: Bruce Richardson Acked-by: Stephen Hemminger --- drivers/net/intel/ixgbe/ixgbe_fdir.c | 7 +++---- 1 file changed, 3 insertions(+), 4 deletions(-) diff --git a/drivers/net/intel/ixgbe/ixgbe_fdir.c b/drivers/net/intel/ixgbe/ixgbe_fdir.c index b6351bc2cf..97ef185583 100644 --- a/drivers/net/intel/ixgbe/ixgbe_fdir.c +++ b/drivers/net/intel/ixgbe/ixgbe_fdir.c @@ -67,8 +67,7 @@ #define IPV6_MASK_TO_ADDR(ipv6m, ipaddr) do { \ uint8_t ipv6_addr[16]; \ - uint8_t i; \ - for (i = 0; i < sizeof(ipv6_addr); i++) { \ + for (uint8_t i = 0; i < sizeof(ipv6_addr); i++) { \ if ((ipv6m) & (1 << i)) \ ipv6_addr[i] = UINT8_MAX; \ else \ @@ -1282,7 +1281,7 @@ ixgbe_fdir_info_get(struct rte_eth_dev *dev, struct rte_eth_fdir_info *fdir_info struct ixgbe_hw *hw = IXGBE_DEV_PRIVATE_TO_HW(dev->data->dev_private); struct ixgbe_hw_fdir_info *info = IXGBE_DEV_PRIVATE_TO_FDIR_INFO(dev->data->dev_private); - uint32_t fdirctrl, max_num, i; + uint32_t fdirctrl, max_num; uint8_t offset; fdirctrl = IXGBE_READ_REG(hw, IXGBE_FDIRCTRL); @@ -1317,7 +1316,7 @@ ixgbe_fdir_info_get(struct rte_eth_dev *dev, struct rte_eth_fdir_info *fdir_info fdir_info->flow_types_mask[0] = 0ULL; else fdir_info->flow_types_mask[0] = IXGBE_FDIR_FLOW_TYPES; - for (i = 1; i < RTE_FLOW_MASK_ARRAY_SIZE; i++) + for (uint32_t i = 1; i < RTE_FLOW_MASK_ARRAY_SIZE; i++) fdir_info->flow_types_mask[i] = 0ULL; fdir_info->flex_payload_unit = sizeof(uint16_t); -- 2.51.0