From: Ander Conselvan De Oliveira <conselvan2@gmail.com>
To: ville.syrjala@linux.intel.com, intel-gfx@lists.freedesktop.org
Subject: Re: [PATCH] drm/i915: Move the min_pixclk[] handling to the end of readout
Date: Thu, 22 Dec 2016 14:59:36 +0200 [thread overview]
Message-ID: <1482411576.4759.43.camel@gmail.com> (raw)
In-Reply-To: <20161220153902.15621-1-ville.syrjala@linux.intel.com>
On Tue, 2016-12-20 at 17:39 +0200, ville.syrjala@linux.intel.com wrote:
> From: Ville Syrjälä <ville.syrjala@linux.intel.com>
>
> Trying to determine the pixel rate of the pipe can't be done until we
> know the clock, which means it can't be done until the encoder
> .get_config() hooks have been called. So let's move the min_pixclk[]
> stuff to the end of intel_modeset_readout_hw_state() when we actually
> have gathered all the required infromation.
>
> Cc: Maarten Lankhorst <maarten.lankhorst@linux.intel.com>
> Cc: Mika Kahola <mika.kahola@intel.com>
> Cc: Ander Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com>
> Fixes: 565602d7501a ("drm/i915: Do not acquire crtc state to check clock during modeset, v4.")
> Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Ander Conselvan de Oliveira <conselvan2@gmail.com>
> ---
> drivers/gpu/drm/i915/intel_display.c | 32 ++++++++++++++++----------------
> 1 file changed, 16 insertions(+), 16 deletions(-)
>
> diff --git a/drivers/gpu/drm/i915/intel_display.c b/drivers/gpu/drm/i915/intel_display.c
> index ef5dde5ab1cf..d8effd4da034 100644
> --- a/drivers/gpu/drm/i915/intel_display.c
> +++ b/drivers/gpu/drm/i915/intel_display.c
> @@ -17033,7 +17033,6 @@ static void intel_modeset_readout_hw_state(struct drm_device *dev)
>
> for_each_intel_crtc(dev, crtc) {
> struct intel_crtc_state *crtc_state = crtc->config;
> - int pixclk = 0;
>
> __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
> memset(crtc_state, 0, sizeof(*crtc_state));
> @@ -17045,23 +17044,9 @@ static void intel_modeset_readout_hw_state(struct drm_device *dev)
> crtc->base.enabled = crtc_state->base.enable;
> crtc->active = crtc_state->base.active;
>
> - if (crtc_state->base.active) {
> + if (crtc_state->base.active)
> dev_priv->active_crtcs |= 1 << crtc->pipe;
>
> - if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
> - pixclk = ilk_pipe_pixel_rate(crtc_state);
> - else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
> - pixclk = crtc_state->base.adjusted_mode.crtc_clock;
> - else
> - WARN_ON(dev_priv->display.modeset_calc_cdclk);
> -
> - /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
> - if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
> - pixclk = DIV_ROUND_UP(pixclk * 100, 95);
> - }
> -
> - dev_priv->min_pixclk[crtc->pipe] = pixclk;
> -
> readout_plane_state(crtc);
>
> DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
> @@ -17134,6 +17119,8 @@ static void intel_modeset_readout_hw_state(struct drm_device *dev)
> }
>
> for_each_intel_crtc(dev, crtc) {
> + int pixclk = 0;
> +
> crtc->base.hwmode = crtc->config->base.adjusted_mode;
>
> memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
> @@ -17161,10 +17148,23 @@ static void intel_modeset_readout_hw_state(struct drm_device *dev)
> */
> crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
>
> + if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
> + pixclk = ilk_pipe_pixel_rate(crtc->config);
> + else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
> + pixclk = crtc->config->base.adjusted_mode.crtc_clock;
> + else
> + WARN_ON(dev_priv->display.modeset_calc_cdclk);
> +
> + /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
> + if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
> + pixclk = DIV_ROUND_UP(pixclk * 100, 95);
> +
> drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
> update_scanline_offset(crtc);
> }
>
> + dev_priv->min_pixclk[crtc->pipe] = pixclk;
> +
> intel_pipe_config_sanity_check(dev_priv, crtc->config);
> }
> }
_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx
next prev parent reply other threads:[~2016-12-22 12:59 UTC|newest]
Thread overview: 5+ messages / expand[flat|nested] mbox.gz Atom feed top
2016-12-20 15:39 [PATCH] drm/i915: Move the min_pixclk[] handling to the end of readout ville.syrjala
2016-12-20 18:15 ` ✓ Fi.CI.BAT: success for " Patchwork
2016-12-22 12:59 ` Ander Conselvan De Oliveira [this message]
2016-12-22 13:10 ` [PATCH] " Maarten Lankhorst
2016-12-22 14:07 ` Ville Syrjälä
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1482411576.4759.43.camel@gmail.com \
--to=conselvan2@gmail.com \
--cc=intel-gfx@lists.freedesktop.org \
--cc=ville.syrjala@linux.intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox