From mboxrd@z Thu Jan 1 00:00:00 1970 From: Ville =?iso-8859-1?Q?Syrj=E4l=E4?= Subject: Re: [PATCH V3] drm/i915: Add sprite watermark programming for VLV and CHV Date: Thu, 7 Aug 2014 11:26:32 +0300 Message-ID: <20140807082632.GZ4193@intel.com> References: <20140805143903.GN4193@intel.com> <1407411210-14914-1-git-send-email-gajanan.bhat@intel.com> Mime-Version: 1.0 Content-Type: text/plain; charset="iso-8859-1" Content-Transfer-Encoding: quoted-printable Return-path: Received: from mga03.intel.com (mga03.intel.com [143.182.124.21]) by gabe.freedesktop.org (Postfix) with ESMTP id 4605A6E2AA for ; Thu, 7 Aug 2014 01:26:56 -0700 (PDT) Content-Disposition: inline In-Reply-To: <1407411210-14914-1-git-send-email-gajanan.bhat@intel.com> List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" To: Gajanan Bhat Cc: intel-gfx@lists.freedesktop.org List-Id: intel-gfx@lists.freedesktop.org On Thu, Aug 07, 2014 at 05:03:30PM +0530, Gajanan Bhat wrote: > Program DDL register as part of sprite watermark programming for CHV and = VLV. > = > v2: Rename DRAIN_LATENCY_MAX by DRAIN_LATENCY_MASK > = > v3: Addressed review comments by Ville > - Changed Sprite DDL definitions to more generic to avoid multiple if= -else > - Changed bit masking to customary form > - Changed to bitwise shorthand operator for sprite_dl assignment > = > Signed-off-by: Gajanan Bhat Looks good. Reviewed-by: Ville Syrj=E4l=E4 > --- > drivers/gpu/drm/i915/i915_reg.h | 9 +++------ > drivers/gpu/drm/i915/intel_pm.c | 33 +++++++++++++++++++++++++++++++++ > 2 files changed, 36 insertions(+), 6 deletions(-) > = > diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_= reg.h > index 08916df..f8aaf0b 100644 > --- a/drivers/gpu/drm/i915/i915_reg.h > +++ b/drivers/gpu/drm/i915/i915_reg.h > @@ -4000,12 +4000,9 @@ enum punit_power_well { > #define DDL_CURSOR_PRECISION_64 (1<<31) > #define DDL_CURSOR_PRECISION_32 (0<<31) > #define DDL_CURSOR_SHIFT 24 > -#define DDL_SPRITE1_PRECISION_64 (1<<23) > -#define DDL_SPRITE1_PRECISION_32 (0<<23) > -#define DDL_SPRITE1_SHIFT 16 > -#define DDL_SPRITE0_PRECISION_64 (1<<15) > -#define DDL_SPRITE0_PRECISION_32 (0<<15) > -#define DDL_SPRITE0_SHIFT 8 > +#define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite))) > +#define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite))) > +#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) > #define DDL_PLANE_PRECISION_64 (1<<7) > #define DDL_PLANE_PRECISION_32 (0<<7) > #define DDL_PLANE_SHIFT 0 > diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel= _pm.c > index 86d6048..974aeea 100644 > --- a/drivers/gpu/drm/i915/intel_pm.c > +++ b/drivers/gpu/drm/i915/intel_pm.c > @@ -1500,6 +1500,37 @@ static void cherryview_update_wm(struct drm_crtc *= crtc) > intel_set_memory_cxsr(dev_priv, true); > } > = > +static void valleyview_update_sprite_wm(struct drm_plane *plane, > + struct drm_crtc *crtc, > + uint32_t sprite_width, > + uint32_t sprite_height, > + int pixel_size, > + bool enabled, bool scaled) > +{ > + struct drm_device *dev =3D crtc->dev; > + struct drm_i915_private *dev_priv =3D dev->dev_private; > + int pipe =3D to_intel_plane(plane)->pipe; > + int sprite =3D to_intel_plane(plane)->plane; > + int drain_latency; > + int plane_prec; > + int sprite_dl; > + int prec_mult; > + > + sprite_dl =3D I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_64(spri= te) | > + (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite))); > + > + if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, > + &drain_latency)) { > + plane_prec =3D (prec_mult =3D=3D DRAIN_LATENCY_PRECISION_64) ? > + DDL_SPRITE_PRECISION_64(sprite) : > + DDL_SPRITE_PRECISION_32(sprite); > + sprite_dl |=3D plane_prec | > + (drain_latency << DDL_SPRITE_SHIFT(sprite)); > + } > + > + I915_WRITE(VLV_DDL(pipe), sprite_dl); > +} > + > static void g4x_update_wm(struct drm_crtc *crtc) > { > struct drm_device *dev =3D crtc->dev; > @@ -7231,10 +7262,12 @@ void intel_init_pm(struct drm_device *dev) > dev_priv->display.init_clock_gating =3D gen8_init_clock_gating; > } else if (IS_CHERRYVIEW(dev)) { > dev_priv->display.update_wm =3D cherryview_update_wm; > + dev_priv->display.update_sprite_wm =3D valleyview_update_sprite_wm; > dev_priv->display.init_clock_gating =3D > cherryview_init_clock_gating; > } else if (IS_VALLEYVIEW(dev)) { > dev_priv->display.update_wm =3D valleyview_update_wm; > + dev_priv->display.update_sprite_wm =3D valleyview_update_sprite_wm; > dev_priv->display.init_clock_gating =3D > valleyview_init_clock_gating; > } else if (IS_PINEVIEW(dev)) { > -- = > 1.7.9.5 > = > _______________________________________________ > Intel-gfx mailing list > Intel-gfx@lists.freedesktop.org > http://lists.freedesktop.org/mailman/listinfo/intel-gfx -- = Ville Syrj=E4l=E4 Intel OTC