public inbox for intel-gfx@lists.freedesktop.org
 help / color / mirror / Atom feed
From: Matthew Auld <matthew.auld@intel.com>
To: intel-gfx@lists.freedesktop.org
Subject: [PATCH 13/22] drm/i915: add support for 64K scratch page
Date: Tue, 15 Aug 2017 19:12:06 +0100	[thread overview]
Message-ID: <20170815181215.18310-14-matthew.auld@intel.com> (raw)
In-Reply-To: <20170815181215.18310-1-matthew.auld@intel.com>

Before we can fully enable 64K pages, we need to first support a 64K
scratch page if we intend to support the case where we have object sizes
< 2M, since any scratch PTE must also point to a 64K region.  Without
this our 64K usage is limited to objects which completely fill the
page-table, and therefore don't need any scratch.

Reported-by: Chris Wilson <chris@chris-wilson.co.uk>
Signed-off-by: Matthew Auld <matthew.auld@intel.com>
Cc: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>
Cc: Chris Wilson <chris@chris-wilson.co.uk>
---
 drivers/gpu/drm/i915/i915_gem_gtt.c | 61 +++++++++++++++++++++++++++++++++++--
 drivers/gpu/drm/i915/i915_gem_gtt.h |  1 +
 2 files changed, 60 insertions(+), 2 deletions(-)

diff --git a/drivers/gpu/drm/i915/i915_gem_gtt.c b/drivers/gpu/drm/i915/i915_gem_gtt.c
index aeef20a9ea0a..a2178c33586c 100644
--- a/drivers/gpu/drm/i915/i915_gem_gtt.c
+++ b/drivers/gpu/drm/i915/i915_gem_gtt.c
@@ -475,12 +475,69 @@ static void fill_page_dma_32(struct i915_address_space *vm,
 static int
 setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
 {
-	return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
+	struct page *page = NULL;
+	dma_addr_t addr;
+	int order;
+
+	/* In order to utilize 64K pages for an object with a size < 2M, we will
+	 * need to support a 64K scratch page, given that every 16th entry for a
+	 * page-table operating in 64K mode must point to a properly aligned 64K
+	 * region, including any PTEs which happen to point to scratch.
+	 *
+	 * XXX: should we rather make the scratch global, does it have to be
+	 * per-vm?
+	 */
+	if (i915_vm_is_48bit(vm) &&
+	    HAS_PAGE_SIZE(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
+		order = get_order(I915_GTT_PAGE_SIZE_64K);
+		page = alloc_pages(gfp | __GFP_ZERO, order);
+		if (page) {
+			addr = dma_map_page(vm->dma, page, 0,
+					    I915_GTT_PAGE_SIZE_64K,
+					    PCI_DMA_BIDIRECTIONAL);
+			if (unlikely(dma_mapping_error(vm->dma, addr))) {
+				__free_pages(page, order);
+				page = NULL;
+			}
+
+			if (!IS_ALIGNED(addr, I915_GTT_PAGE_SIZE_64K)) {
+				dma_unmap_page(vm->dma, addr,
+					       I915_GTT_PAGE_SIZE_64K,
+					       PCI_DMA_BIDIRECTIONAL);
+				__free_pages(page, order);
+				page = NULL;
+			}
+		}
+	}
+
+	if (!page) {
+		order = 0;
+		page = alloc_page(gfp | __GFP_ZERO);
+		if (unlikely(!page))
+			return -ENOMEM;
+
+		addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
+				    PCI_DMA_BIDIRECTIONAL);
+		if (unlikely(dma_mapping_error(vm->dma, addr))) {
+			__free_page(page);
+			return -ENOMEM;
+		}
+	}
+
+	vm->scratch_page.page = page;
+	vm->scratch_page.daddr = addr;
+	vm->scratch_page.order = order;
+
+	return 0;
 }
 
 static void cleanup_scratch_page(struct i915_address_space *vm)
 {
-	cleanup_page_dma(vm, &vm->scratch_page);
+	struct i915_page_dma *p = &vm->scratch_page;
+
+	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
+		       PCI_DMA_BIDIRECTIONAL);
+	__free_pages(p->page, p->order);
 }
 
 static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
diff --git a/drivers/gpu/drm/i915/i915_gem_gtt.h b/drivers/gpu/drm/i915/i915_gem_gtt.h
index aa4488637fc9..356fec26e8c9 100644
--- a/drivers/gpu/drm/i915/i915_gem_gtt.h
+++ b/drivers/gpu/drm/i915/i915_gem_gtt.h
@@ -212,6 +212,7 @@ struct i915_vma;
 
 struct i915_page_dma {
 	struct page *page;
+	int order;
 	union {
 		dma_addr_t daddr;
 
-- 
2.13.4

_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

  parent reply	other threads:[~2017-08-15 18:17 UTC|newest]

Thread overview: 31+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2017-08-15 18:11 [PATCH 00/22] huge gtt pages Matthew Auld
2017-08-15 18:11 ` [PATCH 01/22] mm/shmem: introduce shmem_file_setup_with_mnt Matthew Auld
2017-08-15 18:11 ` [PATCH 02/22] drm/i915: introduce simple gemfs Matthew Auld
2017-08-15 18:11 ` [PATCH 03/22] drm/i915/gemfs: enable THP Matthew Auld
2017-08-15 18:11 ` [PATCH 04/22] drm/i915: introduce page_size_mask to dev_info Matthew Auld
2017-08-15 18:11 ` [PATCH 05/22] drm/i915: introduce page_size members Matthew Auld
2017-08-15 18:31   ` Chris Wilson
2017-08-15 18:37   ` Chris Wilson
2017-08-15 18:11 ` [PATCH 06/22] drm/i915: introduce vm set_pages/clear_pages Matthew Auld
2017-08-15 18:46   ` Chris Wilson
2017-08-15 18:12 ` [PATCH 07/22] drm/i915: align the vma start to the largest gtt page size Matthew Auld
2017-08-15 18:12 ` [PATCH 08/22] drm/i915: align 64K objects to 2M Matthew Auld
2017-08-15 18:12 ` [PATCH 09/22] drm/i915: enable IPS bit for 64K pages Matthew Auld
2017-08-15 18:48   ` Chris Wilson
2017-08-15 18:12 ` [PATCH 10/22] drm/i915: disable GTT cache for 2M/1G pages Matthew Auld
2017-08-15 18:12 ` [PATCH 11/22] drm/i915: support 1G pages for the 48b PPGTT Matthew Auld
2017-08-18 20:29   ` kbuild test robot
2017-08-20  8:24   ` kbuild test robot
2017-08-15 18:12 ` [PATCH 12/22] drm/i915: support 2M " Matthew Auld
2017-08-15 18:12 ` Matthew Auld [this message]
2017-08-15 18:58   ` [PATCH 13/22] drm/i915: add support for 64K scratch page Chris Wilson
2017-08-15 18:12 ` [PATCH 14/22] drm/i915: support 64K pages for the 48b PPGTT Matthew Auld
2017-08-15 18:12 ` [PATCH 15/22] drm/i915: accurate page size tracking for the ppgtt Matthew Auld
2017-08-15 18:12 ` [PATCH 16/22] drm/i915/debugfs: include some gtt page size metrics Matthew Auld
2017-08-15 18:12 ` [PATCH 17/22] drm/i915/selftests: huge page tests Matthew Auld
2017-08-15 18:12 ` [PATCH 18/22] drm/i915/selftests: mix huge pages Matthew Auld
2017-08-15 18:12 ` [PATCH 19/22] drm/i915: disable platform support for vGPU huge gtt pages Matthew Auld
2017-08-15 18:12 ` [PATCH 20/22] drm/i915: enable platform support for 64K pages Matthew Auld
2017-08-15 18:12 ` [PATCH 21/22] drm/i915: enable platform support for 2M pages Matthew Auld
2017-08-15 18:12 ` [PATCH 22/22] drm/i915: enable platform support for 1G pages Matthew Auld
2017-08-15 18:37 ` ✗ Fi.CI.BAT: warning for huge gtt pages (rev6) Patchwork

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20170815181215.18310-14-matthew.auld@intel.com \
    --to=matthew.auld@intel.com \
    --cc=intel-gfx@lists.freedesktop.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox