From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id E08CBC433F5 for ; Tue, 19 Oct 2021 07:39:10 +0000 (UTC) Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id ABBEC61378 for ; Tue, 19 Oct 2021 07:39:10 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org ABBEC61378 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=intel.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.freedesktop.org Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id 310D26EB35; Tue, 19 Oct 2021 07:39:10 +0000 (UTC) Received: from mga18.intel.com (mga18.intel.com [134.134.136.126]) by gabe.freedesktop.org (Postfix) with ESMTPS id B37E86EB36 for ; Tue, 19 Oct 2021 07:39:08 +0000 (UTC) X-IronPort-AV: E=McAfee;i="6200,9189,10141"; a="215369596" X-IronPort-AV: E=Sophos;i="5.85,383,1624345200"; d="scan'208";a="215369596" Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Oct 2021 00:39:08 -0700 X-IronPort-AV: E=Sophos;i="5.85,383,1624345200"; d="scan'208";a="574074130" Received: from ideak-desk.fi.intel.com ([10.237.68.141]) by fmsmga002-auth.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 Oct 2021 00:39:06 -0700 Date: Tue, 19 Oct 2021 10:39:02 +0300 From: Imre Deak To: Jani Nikula Cc: intel-gfx@lists.freedesktop.org, Ville =?iso-8859-1?Q?Syrj=E4l=E4?= , stable@vger.kernel.org Message-ID: <20211019073902.GC1537791@ideak-desk.fi.intel.com> References: <20211018094154.1407705-1-imre.deak@intel.com> <20211018094154.1407705-3-imre.deak@intel.com> <87pms1scdl.fsf@intel.com> <20211019073335.GB1537791@ideak-desk.fi.intel.com> <87mtn5sbwi.fsf@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=iso-8859-1 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <87mtn5sbwi.fsf@intel.com> Subject: Re: [Intel-gfx] [PATCH 2/6] drm/i915/dp: Ensure sink rate values are always valid X-BeenThere: intel-gfx@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Intel graphics driver community testing & development List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: intel-gfx-bounces@lists.freedesktop.org Sender: "Intel-gfx" On Tue, Oct 19, 2021 at 10:37:33AM +0300, Jani Nikula wrote: > On Tue, 19 Oct 2021, Imre Deak wrote: > > On Tue, Oct 19, 2021 at 10:27:18AM +0300, Jani Nikula wrote: > >> On Mon, 18 Oct 2021, Imre Deak wrote: > >> > Atm, there are no sink rate values set for DP (vs. eDP) sinks until the > >> > DPCD capabilities are successfully read from the sink. During this time > >> > intel_dp->num_common_rates is 0 which can lead to a > >> > > >> > intel_dp->common_rates[-1] (*) > >> > > >> > access, which is an undefined behaviour, in the following cases: > >> > > >> > - In intel_dp_sync_state(), if the encoder is enabled without a sink > >> > connected to the encoder's connector (BIOS enabled a monitor, but the > >> > user unplugged the monitor until the driver loaded). > >> > - In intel_dp_sync_state() if the encoder is enabled with a sink > >> > connected, but for some reason the DPCD read has failed. > >> > - In intel_dp_compute_link_config() if modesetting a connector without > >> > a sink connected on it. > >> > - In intel_dp_compute_link_config() if modesetting a connector with a > >> > a sink connected on it, but before probing the connector first. > >> > > >> > To avoid the (*) access in all the above cases, make sure that the sink > >> > rate table - and hence the common rate table - is always valid, by > >> > setting a default minimum sink rate when registering the connector > >> > before anything could use it. > >> > > >> > I also considered setting all the DP link rates by default, so that > >> > modesetting with higher resolution modes also succeeds in the last two > >> > cases above. However in case a sink is not connected that would stop > >> > working after the first modeset, due to the LT fallback logic. So this > >> > would need more work, beyond the scope of this fix. > >> > > >> > As I mentioned in the previous patch, I don't think the issue this patch > >> > fixes is user visible, however it is an undefined behaviour by > >> > definition and triggers a BUG() in CONFIG_UBSAN builds, hence CC:stable. > >> > >> I think the question here, and in the following patches, is whether this > >> papers over potential bugs elsewhere. > >> > >> Would the original bug fixed by patch 1 have been detected if all the > >> safeguards here had been in place? Point being, we shouldn't be doing > >> any of these things before we've read the dpcd. > > > > Modesets are possible even without a connected sink or a read-out DPCD, > > so the link parameters need to be valid even without those. > > Modeset on a disconnected DP? How? Yes, just do a modeset on it. It doesn't have to be disconnected either, you can modeset a DP connector before probing it. > > BR, > Jani. > > > > > >> BR, > >> Jani. > >> > >> > >> > > >> > Closes: https://gitlab.freedesktop.org/drm/intel/-/issues/4297 > >> > References: https://gitlab.freedesktop.org/drm/intel/-/issues/4298 > >> > Suggested-by: Ville Syrjälä > >> > Cc: Ville Syrjälä > >> > Cc: > >> > Signed-off-by: Imre Deak > >> > --- > >> > drivers/gpu/drm/i915/display/intel_dp.c | 8 ++++++++ > >> > 1 file changed, 8 insertions(+) > >> > > >> > diff --git a/drivers/gpu/drm/i915/display/intel_dp.c b/drivers/gpu/drm/i915/display/intel_dp.c > >> > index 23de500d56b52..153ae944a354b 100644 > >> > --- a/drivers/gpu/drm/i915/display/intel_dp.c > >> > +++ b/drivers/gpu/drm/i915/display/intel_dp.c > >> > @@ -120,6 +120,12 @@ bool intel_dp_is_uhbr(const struct intel_crtc_state *crtc_state) > >> > return crtc_state->port_clock >= 1000000; > >> > } > >> > > >> > +static void intel_dp_set_default_sink_rates(struct intel_dp *intel_dp) > >> > +{ > >> > + intel_dp->sink_rates[0] = 162000; > >> > + intel_dp->num_sink_rates = 1; > >> > +} > >> > + > >> > /* update sink rates from dpcd */ > >> > static void intel_dp_set_sink_rates(struct intel_dp *intel_dp) > >> > { > >> > @@ -5003,6 +5009,8 @@ intel_dp_init_connector(struct intel_digital_port *dig_port, > >> > } > >> > > >> > intel_dp_set_source_rates(intel_dp); > >> > + intel_dp_set_default_sink_rates(intel_dp); > >> > + intel_dp_set_common_rates(intel_dp); > >> > > >> > if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) > >> > intel_dp->pps.active_pipe = vlv_active_pipe(intel_dp); > >> > >> -- > >> Jani Nikula, Intel Open Source Graphics Center > > -- > Jani Nikula, Intel Open Source Graphics Center