public inbox for intel-gfx@lists.freedesktop.org
 help / color / mirror / Atom feed
From: Tvrtko Ursulin <tvrtko.ursulin@linux.intel.com>
To: Paulo Zanoni <paulo.r.zanoni@intel.com>, intel-gfx@lists.freedesktop.org
Cc: CeraoloSpurio@freedesktop.org, Rodrigo Vivi <rodrigo.vivi@intel.com>
Subject: Re: [PATCH 05/27] drm/i915/icl: Show interrupt registers in debugfs
Date: Thu, 11 Jan 2018 08:55:32 +0000	[thread overview]
Message-ID: <3f5ed7dc-e42c-098b-ffe7-28857448629e@linux.intel.com> (raw)
In-Reply-To: <1515610144.22902.58.camel@intel.com>


On 10/01/2018 18:49, Paulo Zanoni wrote:
> Em Qua, 2018-01-10 às 09:02 +0000, Tvrtko Ursulin escreveu:
>> On 09/01/2018 23:23, Paulo Zanoni wrote:
>>> From: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
>>>
>>> v2: Update for POR changes. (Daniele Ceraolo Spurio)
>>>
>>> Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
>>> Signed-off-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
>>> Cc: Ceraolo Spurio, Daniele <daniele.ceraolospurio@intel.com>
>>> ---
>>>    drivers/gpu/drm/i915/i915_debugfs.c | 82
>>> ++++++++++++++++++++++++++++++++++++-
>>>    1 file changed, 81 insertions(+), 1 deletion(-)
>>>
>>> diff --git a/drivers/gpu/drm/i915/i915_debugfs.c
>>> b/drivers/gpu/drm/i915/i915_debugfs.c
>>> index 2bb63073d73f..e66318e1f76e 100644
>>> --- a/drivers/gpu/drm/i915/i915_debugfs.c
>>> +++ b/drivers/gpu/drm/i915/i915_debugfs.c
>>> @@ -702,6 +702,64 @@ static int i915_interrupt_info(struct seq_file
>>> *m, void *data)
>>>    				   i, I915_READ(GEN8_GT_IER(i)));
>>>    		}
>>>    
>>> +		seq_printf(m, "PCU interrupt mask:\t%08x\n",
>>> +			   I915_READ(GEN8_PCU_IMR));
>>> +		seq_printf(m, "PCU interrupt identity:\t%08x\n",
>>> +			   I915_READ(GEN8_PCU_IIR));
>>> +		seq_printf(m, "PCU interrupt enable:\t%08x\n",
>>> +			   I915_READ(GEN8_PCU_IER));
>>
>> ^^^ This looks dodgy, like it was butchered by the auto-rebaser, vvv
>> ?
> 
> With the patch applied, both the CHV and the ICL branches of the if
> statement include these 3 seq_printf() calls.
> 
> The patch is "adding" these printfs to the CHV part of the if, but if
> you see below it "moves" the printfs that were originally part of CHV
> to ICL. I think it's just a case of diff organizing things in a
> different way than a human would.

My bad, I think I misread the alignment levels in the diff!

Regards,

Tvrtko

> Now, if we don't want to print these things on ICL too, then that's an
> error.
> 
>>
>> Tvrtko
>>
>>> +	} else if (INTEL_GEN(dev_priv) >= 11) {
>>> +		seq_printf(m, "Master Interrupt Control:  %08x\n",
>>> +			   I915_READ(GEN11_GFX_MSTR_IRQ));
>>> +
>>> +		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
>>> +			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE
>>> ));
>>> +		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
>>> +			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
>>> +		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
>>> +			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
>>> +		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
>>> +			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENAB
>>> LE));
>>> +		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
>>> +			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE
>>> ));
>>> +		seq_printf(m, "GUnit/CSME Intr
>>> Enable:\t   %08x\n",
>>> +			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE)
>>> );
>>> +
>>> +		seq_printf(m, "Display Interrupt
>>> Control:\t%08x\n",
>>> +			   I915_READ(GEN11_DISPLAY_INT_CTL));
>>> +
>>> +		for_each_pipe(dev_priv, pipe) {
>>> +			if
>>> (!intel_display_power_is_enabled(dev_priv,
>>> +						POWER_DOMAIN_PIPE(
>>> pipe))) {
>>> +				seq_printf(m, "Pipe %c power
>>> disabled\n",
>>> +					   pipe_name(pipe));
>>> +				continue;
>>> +			}
>>> +			seq_printf(m, "Pipe %c IMR:\t%08x\n",
>>> +				   pipe_name(pipe),
>>> +				   I915_READ(GEN8_DE_PIPE_IMR(pipe
>>> )));
>>> +			seq_printf(m, "Pipe %c IIR:\t%08x\n",
>>> +				   pipe_name(pipe),
>>> +				   I915_READ(GEN8_DE_PIPE_IIR(pipe
>>> )));
>>> +			seq_printf(m, "Pipe %c IER:\t%08x\n",
>>> +				   pipe_name(pipe),
>>> +				   I915_READ(GEN8_DE_PIPE_IER(pipe
>>> )));
>>> +		}
>>> +
>>> +		seq_printf(m, "Display Engine port interrupt
>>> mask:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_PORT_IMR));
>>> +		seq_printf(m, "Display Engine port interrupt
>>> identity:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_PORT_IIR));
>>> +		seq_printf(m, "Display Engine port interrupt
>>> enable:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_PORT_IER));
>>> +
>>> +		seq_printf(m, "Display Engine misc interrupt
>>> mask:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_MISC_IMR));
>>> +		seq_printf(m, "Display Engine misc interrupt
>>> identity:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_MISC_IIR));
>>> +		seq_printf(m, "Display Engine misc interrupt
>>> enable:\t%08x\n",
>>> +			   I915_READ(GEN8_DE_MISC_IER));
>>> +
>>>    		seq_printf(m, "PCU interrupt mask:\t%08x\n",
>>>    			   I915_READ(GEN8_PCU_IMR));
>>>    		seq_printf(m, "PCU interrupt identity:\t%08x\n",
>>> @@ -845,13 +903,35 @@ static int i915_interrupt_info(struct
>>> seq_file *m, void *data)
>>>    		seq_printf(m, "Graphics Interrupt mask:		
>>> %08x\n",
>>>    			   I915_READ(GTIMR));
>>>    	}
>>> -	if (INTEL_GEN(dev_priv) >= 6) {
>>> +
>>> +	if (INTEL_GEN(dev_priv) >= 11) {
>>> +		seq_printf(m, "RCS Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
>>> +		seq_printf(m, "BCS Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
>>> +		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
>>> +		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
>>> +		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK))
>>> ;
>>> +		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_GUC_SG_INTR_MASK));
>>> +		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
>>> +			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK
>>> ));
>>> +		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK))
>>> ;
>>> +		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
>>> +			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));
>>> +
>>> +	} else if (INTEL_GEN(dev_priv) >= 6) {
>>>    		for_each_engine(engine, dev_priv, id) {
>>>    			seq_printf(m,
>>>    				   "Graphics Interrupt mask (%s):
>>> 	%08x\n",
>>>    				   engine->name,
>>> I915_READ_IMR(engine));
>>>    		}
>>>    	}
>>> +
>>>    	intel_runtime_pm_put(dev_priv);
>>>    
>>>    	return 0;
>>>
> 
_______________________________________________
Intel-gfx mailing list
Intel-gfx@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/intel-gfx

  reply	other threads:[~2018-01-11  8:55 UTC|newest]

Thread overview: 118+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2018-01-09 23:23 [PATCH 00/27] ICL basic enabling + GEM Paulo Zanoni
2018-01-09 23:23 ` [PATCH 01/27] drm/i915/icl: Add initial Icelake definitions Paulo Zanoni
2018-01-09 23:59   ` Oscar Mateo
2018-01-10 17:57     ` Paulo Zanoni
2018-01-10 18:08       ` Oscar Mateo
2018-01-10 18:22         ` Rodrigo Vivi
2018-01-10 18:38           ` Paulo Zanoni
2018-01-11  1:25             ` Rodrigo Vivi
2018-01-10 10:15   ` Chris Wilson
2018-01-10 18:19     ` Paulo Zanoni
2018-01-10 19:17   ` Paulo Zanoni
2018-01-19 11:27     ` Joonas Lahtinen
2018-01-09 23:23 ` [PATCH 02/27] drm/i915/icl: Add the ICL PCI IDs Paulo Zanoni
2018-01-10  0:09   ` Oscar Mateo
2018-01-10  1:02     ` De Marchi, Lucas
2018-01-10  1:07       ` Oscar Mateo
2018-01-10 14:08         ` Paulo Zanoni
2018-01-09 23:23 ` [PATCH 03/27] drm/i915/icl: add icelake_init_clock_gating() Paulo Zanoni
2018-01-10  9:39   ` Joonas Lahtinen
2018-01-10 18:42     ` Paulo Zanoni
2018-01-09 23:23 ` [PATCH 04/27] drm/i915/icl: Icelake interrupt register addresses and bits Paulo Zanoni
2018-01-10 19:54   ` Paulo Zanoni
2018-01-09 23:23 ` [PATCH 05/27] drm/i915/icl: Show interrupt registers in debugfs Paulo Zanoni
2018-01-10  9:02   ` Tvrtko Ursulin
2018-01-10 18:49     ` Paulo Zanoni
2018-01-11  8:55       ` Tvrtko Ursulin [this message]
2018-01-09 23:23 ` [PATCH 06/27] drm/i915/icl: Prepare for more rings Paulo Zanoni
2018-02-07 22:03   ` Oscar Mateo
2018-01-09 23:23 ` [PATCH 07/27] drm/i915/icl: Interrupt handling Paulo Zanoni
2018-01-10 10:16   ` Joonas Lahtinen
2018-01-10 18:56     ` Paulo Zanoni
2018-01-19 17:30     ` Tvrtko Ursulin
2018-01-19 18:10       ` Paulo Zanoni
2018-01-19 20:33         ` Chris Wilson
2018-01-26 11:22           ` Jani Nikula
2018-02-09 22:34   ` Daniele Ceraolo Spurio
2018-01-09 23:23 ` [PATCH 08/27] drm/i915/icl: Ringbuffer interrupt handling Paulo Zanoni
2018-01-10 10:12   ` Chris Wilson
2018-01-11 19:17     ` Daniele Ceraolo Spurio
2018-01-15 10:38       ` Tvrtko Ursulin
2018-02-01 23:58         ` Belgaumkar, Vinay
2018-02-02  0:36           ` Belgaumkar, Vinay
2018-01-09 23:23 ` [PATCH 09/27] drm/i915/icl: Correctly initialize the Gen11 engines Paulo Zanoni
2018-01-09 23:28 ` [PATCH 10/27] drm/i915/icl: Enhanced execution list support Paulo Zanoni
2018-01-09 23:28   ` [PATCH 11/27] drm/i915/icl: Gen11 render context size Paulo Zanoni
2018-01-11  1:21     ` Rodrigo Vivi
2018-01-11 18:20       ` Oscar Mateo
2018-01-11 18:23     ` [PATCH v3] " Oscar Mateo
2018-01-11 19:40       ` Rodrigo Vivi
2018-01-11 22:53         ` Oscar Mateo
2018-01-11 22:55       ` [PATCH 1/2] drm/i915: Return a default RCS " Oscar Mateo
2018-01-11 22:55         ` [PATCH 2/2 v4] drm/i915/icl: Gen11 render " Oscar Mateo
2018-01-12  0:01           ` Daniele Ceraolo Spurio
2018-01-11 23:08         ` [PATCH 1/2] drm/i915: Return a default RCS " Daniele Ceraolo Spurio
2018-01-09 23:28   ` [PATCH 12/27] drm/i915/icl: Add Indirect Context Offset for Gen11 Paulo Zanoni
2018-01-10 23:44     ` Oscar Mateo
2018-01-25  1:06     ` [PATCH v2 " Michel Thierry
2018-01-09 23:28   ` [PATCH 13/27] drm/i915/icl: Gen11 forcewake support Paulo Zanoni
2018-02-01  0:52     ` [PATCH v10] " Michel Thierry
2018-02-01 10:25       ` Tvrtko Ursulin
2018-02-01 16:02         ` Michel Thierry
2018-02-01 16:08       ` [PATCH v11] " Michel Thierry
2018-02-03 20:26       ` [PATCH v10] " kbuild test robot
2018-02-03 21:43       ` kbuild test robot
2018-01-09 23:28   ` [PATCH 14/27] drm/i915/icl: Set graphics mode register for gen11 Paulo Zanoni
2018-01-10 13:40     ` Arkadiusz Hiler
2018-01-11 19:32     ` Daniele Ceraolo Spurio
2018-01-19 19:30     ` [PATCH v3] " Kelvin Gardiner
2018-01-19 22:46       ` Daniele Ceraolo Spurio
2018-01-09 23:28   ` [PATCH 15/27] drm/i915/icl: new context descriptor support Paulo Zanoni
2018-01-09 23:28   ` [PATCH 16/27] drm/i915/icl: Check for fused-off VDBOX and VEBOX instances Paulo Zanoni
2018-01-10  9:36     ` Chris Wilson
2018-01-10 19:25       ` Oscar Mateo
2018-01-10 19:32         ` Chris Wilson
2018-01-10 19:33           ` Chris Wilson
2018-01-10 23:02             ` Oscar Mateo
2018-01-10 23:03     ` [PATCH v8] " Oscar Mateo
2018-01-09 23:28   ` [PATCH 17/27] drm/i915/icl: Enable the extra video decode and enhancement boxes for Icelake 11 Paulo Zanoni
2018-01-09 23:28   ` [PATCH 18/27] drm/i915/icl: Update subslice define for ICL 11 Paulo Zanoni
2018-01-11  0:06     ` Oscar Mateo
2018-01-11 18:25     ` [PATCH v2] " Oscar Mateo
2018-02-08 16:35       ` Lionel Landwerlin
2018-02-09 17:44         ` Oscar Mateo
2018-02-09 17:48           ` Lionel Landwerlin
2018-02-09 18:00       ` [PATCH v3] " Oscar Mateo
2018-01-09 23:28   ` [PATCH 19/27] drm/i915/icl: Added ICL 11 slice, subslice and EU fuse detection Paulo Zanoni
2018-01-10 12:02     ` Tvrtko Ursulin
2018-01-09 23:28   ` [PATCH 20/27] drm/i915/icl: Make use of the SW counter field in the new context descriptor Paulo Zanoni
2018-01-11 21:10     ` Daniele Ceraolo Spurio
2018-01-11 22:37       ` Oscar Mateo
2018-01-11 23:11         ` Daniele Ceraolo Spurio
2018-01-09 23:28   ` [PATCH 21/27] drm/i915/icl: Add reset control register changes Paulo Zanoni
2018-01-09 23:28   ` [PATCH 22/27] drm/i915/icl: Add configuring MOCS in new Icelake engines Paulo Zanoni
2018-01-09 23:28   ` [PATCH 23/27] drm/i915/icl: Split out the servicing of the Selector and Shared IIR registers Paulo Zanoni
2018-01-09 23:28   ` [PATCH 24/27] drm/i915/icl: Handle RPS interrupts correctly for Gen11 Paulo Zanoni
2018-01-09 23:28   ` [PATCH 25/27] drm/i915/icl: Enable RC6 and RPS in Gen11 Paulo Zanoni
2018-01-09 23:28   ` [PATCH 26/27] drm/i915/icl: allow the reg_read ioctl to read the RCS TIMESTAMP register Paulo Zanoni
2018-01-11  1:19     ` Rodrigo Vivi
2018-01-09 23:28   ` [PATCH 27/27] drm/i915/gen11: add support for reading the timestamp frequency Paulo Zanoni
2018-03-28 11:34     ` Lionel Landwerlin
2018-01-10  9:45   ` [PATCH 10/27] drm/i915/icl: Enhanced execution list support Chris Wilson
2018-01-11 19:55   ` Daniele Ceraolo Spurio
2018-01-11 20:55     ` Daniele Ceraolo Spurio
2018-01-17 21:53   ` [PATCH v5] " Daniele Ceraolo Spurio
2018-01-19 13:05     ` Mika Kuoppala
2018-01-19 16:15       ` Daniele Ceraolo Spurio
2018-01-22 15:08         ` Mika Kuoppala
2018-01-22 15:13           ` Chris Wilson
2018-01-22 16:09             ` Daniele Ceraolo Spurio
2018-01-22 17:32               ` Chris Wilson
2018-01-22 21:38                 ` Daniele Ceraolo Spurio
2018-01-11  1:32 ` [PATCH 00/27] ICL basic enabling + GEM Rodrigo Vivi
2018-01-19 11:45   ` Joonas Lahtinen
2018-01-19 11:55     ` Tvrtko Ursulin
2018-01-19 13:14       ` Mika Kuoppala
2018-01-19 12:08     ` Jani Nikula
2018-01-12 10:06 ` ✗ Fi.CI.BAT: failure for ICL basic enabling + GEM (rev24) Patchwork
2018-01-18 10:21 ` ✗ Fi.CI.BAT: failure for ICL basic enabling + GEM (rev25) Patchwork

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=3f5ed7dc-e42c-098b-ffe7-28857448629e@linux.intel.com \
    --to=tvrtko.ursulin@linux.intel.com \
    --cc=CeraoloSpurio@freedesktop.org \
    --cc=intel-gfx@lists.freedesktop.org \
    --cc=paulo.r.zanoni@intel.com \
    --cc=rodrigo.vivi@intel.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox