intel-xe.lists.freedesktop.org archive mirror
 help / color / mirror / Atom feed
* [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic
@ 2025-09-23 13:10 Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 1/9] drm/i915/psr: s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency Ankit Nautiyal
                   ` (12 more replies)
  0 siblings, 13 replies; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

This patch series refactors VRR and DSB timing logic by introducing
explicit handling of Set Context Latency (SCL) the number of lines required
before double buffering to safely program display registers, aka W2 Window.

Previously, SCL was handled implicitly via vblank delay calculations. This
was a hinderance for later work to optimize guardband length. This series
formalizes SCL as `set_context_latency` in `intel_crtc_state`, enabling
consistent tracking and timing/delay computation across platforms.

- Introduces `set_context_latency` to track SCL explicitly.
- Refactors VRR evasion and DSB wait logic to use SCL directly.
- Clamps guardband values based on hardware limits and timing constraints.
- Renames helpers for clarity and removes legacy delay logic.

Rev2: Address comments from Ville:
- Handle SCL for TGL better and meld patch with previous patch.
- Drop patch to use set context latency in evasion logic.
- Add patch to introduce REG_FIELD_MAX based on FIELD_MAX.
- Added new helper to wait for SCL start and end lines.
- Other minor refactoring suggested in comments.

Ankit Nautiyal (9):
  drm/i915/psr:
    s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency
  drm/i915/display: Add set_context_latency to crtc_state
  drm/i915/vrr: Use set_context_latency instead of
    intel_vrr_real_vblank_delay()
  drm/i915/vrr: Use SCL for computing guardband
  drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay
  drm/i915/dsb:
    s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank
  drm/i915/display: Wait for scl start instead of dsb_wait_vblanks
  drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX()
  drm/i915/vrr: Clamp guardband as per hardware and timing constraints

 drivers/gpu/drm/i915/display/intel_color.c    |  2 +-
 .../drm/i915/display/intel_crtc_state_dump.c  |  5 +-
 drivers/gpu/drm/i915/display/intel_display.c  | 55 ++++++++-----
 .../drm/i915/display/intel_display_types.h    |  3 +
 drivers/gpu/drm/i915/display/intel_dsb.c      | 26 ++++++-
 drivers/gpu/drm/i915/display/intel_dsb.h      |  4 +-
 drivers/gpu/drm/i915/display/intel_psr.c      |  6 +-
 drivers/gpu/drm/i915/display/intel_psr.h      |  2 +-
 drivers/gpu/drm/i915/display/intel_vblank.c   |  2 +-
 drivers/gpu/drm/i915/display/intel_vrr.c      | 77 +++++++++++++------
 drivers/gpu/drm/i915/display/intel_vrr.h      |  4 +-
 drivers/gpu/drm/i915/i915_reg_defs.h          | 10 +++
 12 files changed, 140 insertions(+), 56 deletions(-)

-- 
2.45.2


^ permalink raw reply	[flat|nested] 23+ messages in thread

* [PATCH 1/9] drm/i915/psr: s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state Ankit Nautiyal
                   ` (11 subsequent siblings)
  12 siblings, 0 replies; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

Rename intel_psr_min_vblank_delay to intel_psr_min_set_context_latency
to reflect that it provides the minimum value for 'Set context
latency'(SCL or Window W2) for PSR/Panel Replay to work correctly across
different platforms.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c | 2 +-
 drivers/gpu/drm/i915/display/intel_psr.c     | 6 +++---
 drivers/gpu/drm/i915/display/intel_psr.h     | 2 +-
 3 files changed, 5 insertions(+), 5 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index 18b9baa96241..679c2a9baaee 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -2369,7 +2369,7 @@ static int intel_crtc_vblank_delay(const struct intel_crtc_state *crtc_state)
 	if (!HAS_DSB(display))
 		return 0;
 
-	vblank_delay = max(vblank_delay, intel_psr_min_vblank_delay(crtc_state));
+	vblank_delay = max(vblank_delay, intel_psr_min_set_context_latency(crtc_state));
 
 	return vblank_delay;
 }
diff --git a/drivers/gpu/drm/i915/display/intel_psr.c b/drivers/gpu/drm/i915/display/intel_psr.c
index 01bf304c705f..49ccd0864c55 100644
--- a/drivers/gpu/drm/i915/display/intel_psr.c
+++ b/drivers/gpu/drm/i915/display/intel_psr.c
@@ -2360,12 +2360,12 @@ void intel_psr_trigger_frame_change_event(struct intel_dsb *dsb,
 }
 
 /**
- * intel_psr_min_vblank_delay - Minimum vblank delay needed by PSR
+ * intel_psr_min_set_context_latency - Minimum 'set context latency' lines needed by PSR
  * @crtc_state: the crtc state
  *
- * Return minimum vblank delay needed by PSR.
+ * Return minimum SCL lines/delay needed by PSR.
  */
-int intel_psr_min_vblank_delay(const struct intel_crtc_state *crtc_state)
+int intel_psr_min_set_context_latency(const struct intel_crtc_state *crtc_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
 
diff --git a/drivers/gpu/drm/i915/display/intel_psr.h b/drivers/gpu/drm/i915/display/intel_psr.h
index 077751aa599f..9147996d6c9e 100644
--- a/drivers/gpu/drm/i915/display/intel_psr.h
+++ b/drivers/gpu/drm/i915/display/intel_psr.h
@@ -77,7 +77,7 @@ void intel_psr_unlock(const struct intel_crtc_state *crtc_state);
 void intel_psr_trigger_frame_change_event(struct intel_dsb *dsb,
 					  struct intel_atomic_state *state,
 					  struct intel_crtc *crtc);
-int intel_psr_min_vblank_delay(const struct intel_crtc_state *crtc_state);
+int intel_psr_min_set_context_latency(const struct intel_crtc_state *crtc_state);
 void intel_psr_connector_debugfs_add(struct intel_connector *connector);
 void intel_psr_debugfs_register(struct intel_display *display);
 bool intel_psr_needs_alpm(struct intel_dp *intel_dp, const struct intel_crtc_state *crtc_state);
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 1/9] drm/i915/psr: s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 14:11   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 3/9] drm/i915/vrr: Use set_context_latency instead of intel_vrr_real_vblank_delay() Ankit Nautiyal
                   ` (10 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

'Set context latency' (SCL, Window W2) is defined as the number of lines
before the double buffering point, which are required to complete
programming of the registers, typically when DSB is used to program the
display registers.

Since we are not using this window for programming the registers, this
is mostly set to 0, unless there is a requirement for few cases related
to PSR/PR where the 'set context latency' should be at least 1.

Currently we are using the 'set context latency' (if required) implicitly
by moving the vblank start by the required amount and then measuring the
delay i.e. the difference between undelayed vblank start and delayed vblank
start.

Since our guardband matches the vblank length, this was not a problem as
the difference between the undelayed vblank and delayed vblank was at
the most equal to the 'set context latency' lines.

However, if we want to optimize the guardband, the difference between the
undelayed and the delayed vblank will be large and we cannot use this
difference as the 'set context latency' lines.

To make way for this optimization of guardband, formally introduce the
'set context latency' or SCL and track it as a new member
`set_context_latency` of the structure intel_crtc_state.

Eventually, all references of vblank delay where we mean to use set
context latency will be replaced by this new `set_context_latency`
member.

Note: for TGL the TRANS_SET_CONTEXT_LATENCY doesn't exist to account for
the SCL. However, the VBLANK_START-VACTIVE diffence plays an identical role
here ie. it can be used to create the SCL window ahead of the undelayed
vblank.

While readback there is no specific register to read out the SCL, so use
the difference between vblank start and vactive to populate the new
member for TGL.

v2:
- Use u16 for set_context_latency. (Ville)
- s/vblank_delay/set_context_latency. (Ville)
- Meld the changes for TGL with this change. (Ville)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 .../drm/i915/display/intel_crtc_state_dump.c  |  5 +-
 drivers/gpu/drm/i915/display/intel_display.c  | 53 ++++++++++++-------
 .../drm/i915/display/intel_display_types.h    |  3 ++
 3 files changed, 41 insertions(+), 20 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c b/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
index 0c7f91046996..a14bcda4446c 100644
--- a/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
+++ b/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
@@ -289,10 +289,11 @@ void intel_crtc_state_dump(const struct intel_crtc_state *pipe_config,
 	drm_printf(&p, "scanline offset: %d\n",
 		   intel_crtc_scanline_offset(pipe_config));
 
-	drm_printf(&p, "vblank delay: %d, framestart delay: %d, MSA timing delay: %d\n",
+	drm_printf(&p, "vblank delay: %d, framestart delay: %d, MSA timing delay: %d set context latency: %d\n",
 		   pipe_config->hw.adjusted_mode.crtc_vblank_start -
 		   pipe_config->hw.adjusted_mode.crtc_vdisplay,
-		   pipe_config->framestart_delay, pipe_config->msa_timing_delay);
+		   pipe_config->framestart_delay, pipe_config->msa_timing_delay,
+		   pipe_config->set_context_latency);
 
 	drm_printf(&p, "vrr: %s, fixed rr: %s, vmin: %d, vmax: %d, flipline: %d, pipeline full: %d, guardband: %d vsync start: %d, vsync end: %d\n",
 		   str_yes_no(pipe_config->vrr.enable),
diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index 679c2a9baaee..aceafe4478d9 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -2361,39 +2361,44 @@ static int intel_crtc_compute_pipe_mode(struct intel_crtc_state *crtc_state)
 	return 0;
 }
 
-static int intel_crtc_vblank_delay(const struct intel_crtc_state *crtc_state)
+static int intel_crtc_set_context_latency(struct intel_crtc_state *crtc_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
-	int vblank_delay = 0;
+	int set_context_latency = 0;
 
 	if (!HAS_DSB(display))
 		return 0;
 
-	vblank_delay = max(vblank_delay, intel_psr_min_set_context_latency(crtc_state));
+	set_context_latency = max(set_context_latency,
+				  intel_psr_min_set_context_latency(crtc_state));
 
-	return vblank_delay;
+	return set_context_latency;
 }
 
-static int intel_crtc_compute_vblank_delay(struct intel_atomic_state *state,
-					   struct intel_crtc *crtc)
+static int intel_crtc_compute_set_context_latency(struct intel_atomic_state *state,
+						  struct intel_crtc *crtc)
 {
 	struct intel_display *display = to_intel_display(state);
 	struct intel_crtc_state *crtc_state =
 		intel_atomic_get_new_crtc_state(state, crtc);
 	struct drm_display_mode *adjusted_mode =
 		&crtc_state->hw.adjusted_mode;
-	int vblank_delay, max_vblank_delay;
+	int set_context_latency, max_vblank_delay;
+
+	set_context_latency = intel_crtc_set_context_latency(crtc_state);
 
-	vblank_delay = intel_crtc_vblank_delay(crtc_state);
 	max_vblank_delay = adjusted_mode->crtc_vblank_end - adjusted_mode->crtc_vblank_start - 1;
 
-	if (vblank_delay > max_vblank_delay) {
-		drm_dbg_kms(display->drm, "[CRTC:%d:%s] vblank delay (%d) exceeds max (%d)\n",
-			    crtc->base.base.id, crtc->base.name, vblank_delay, max_vblank_delay);
+	if (set_context_latency > max_vblank_delay) {
+		drm_dbg_kms(display->drm, "[CRTC:%d:%s] set context latency (%d) exceeds max (%d)\n",
+			    crtc->base.base.id, crtc->base.name,
+			    set_context_latency,
+			    max_vblank_delay);
 		return -EINVAL;
 	}
 
-	adjusted_mode->crtc_vblank_start += vblank_delay;
+	crtc_state->set_context_latency = set_context_latency;
+	adjusted_mode->crtc_vblank_start += set_context_latency;
 
 	return 0;
 }
@@ -2405,7 +2410,7 @@ static int intel_crtc_compute_config(struct intel_atomic_state *state,
 		intel_atomic_get_new_crtc_state(state, crtc);
 	int ret;
 
-	ret = intel_crtc_compute_vblank_delay(state, crtc);
+	ret = intel_crtc_compute_set_context_latency(state, crtc);
 	if (ret)
 		return ret;
 
@@ -2617,7 +2622,7 @@ static void intel_set_transcoder_timings(const struct intel_crtc_state *crtc_sta
 	if (DISPLAY_VER(display) >= 13) {
 		intel_de_write(display,
 			       TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder),
-			       crtc_vblank_start - crtc_vdisplay);
+			       crtc_state->set_context_latency);
 
 		/*
 		 * VBLANK_START not used by hw, just clear it
@@ -2707,7 +2712,7 @@ static void intel_set_transcoder_timings_lrr(const struct intel_crtc_state *crtc
 	if (DISPLAY_VER(display) >= 13) {
 		intel_de_write(display,
 			       TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder),
-			       crtc_vblank_start - crtc_vdisplay);
+			       crtc_state->set_context_latency);
 
 		/*
 		 * VBLANK_START not used by hw, just clear it
@@ -2820,11 +2825,21 @@ static void intel_get_transcoder_timings(struct intel_crtc *crtc,
 		adjusted_mode->crtc_vblank_end += 1;
 	}
 
-	if (DISPLAY_VER(display) >= 13 && !transcoder_is_dsi(cpu_transcoder))
-		adjusted_mode->crtc_vblank_start =
-			adjusted_mode->crtc_vdisplay +
+	if (DISPLAY_VER(display) >= 13 && !transcoder_is_dsi(cpu_transcoder)) {
+		pipe_config->set_context_latency =
 			intel_de_read(display,
 				      TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder));
+		adjusted_mode->crtc_vblank_start =
+			adjusted_mode->crtc_vdisplay +
+			pipe_config->set_context_latency;
+	} else if (DISPLAY_VER(display) == 12) {
+		/*
+		 * There is no specific register for SCL for TGL.
+		 * Derive the value from the difference between Vblank start and Vactive.
+		 */
+		pipe_config->set_context_latency =
+			adjusted_mode->crtc_vblank_start - adjusted_mode->crtc_vdisplay;
+	}
 
 	if (DISPLAY_VER(display) >= 30)
 		pipe_config->min_hblank = intel_de_read(display,
@@ -5387,6 +5402,8 @@ intel_pipe_config_compare(const struct intel_crtc_state *current_config,
 		PIPE_CONF_CHECK_I(vrr.guardband);
 	}
 
+	PIPE_CONF_CHECK_I(set_context_latency);
+
 #undef PIPE_CONF_CHECK_X
 #undef PIPE_CONF_CHECK_I
 #undef PIPE_CONF_CHECK_LLI
diff --git a/drivers/gpu/drm/i915/display/intel_display_types.h b/drivers/gpu/drm/i915/display/intel_display_types.h
index 358ab922d7a7..029c47743f8b 100644
--- a/drivers/gpu/drm/i915/display/intel_display_types.h
+++ b/drivers/gpu/drm/i915/display/intel_display_types.h
@@ -1341,6 +1341,9 @@ struct intel_crtc_state {
 
 	/* LOBF flag */
 	bool has_lobf;
+
+	/* W2 window or 'set context latency' lines */
+	u16 set_context_latency;
 };
 
 enum intel_pipe_crc_source {
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 3/9] drm/i915/vrr: Use set_context_latency instead of intel_vrr_real_vblank_delay()
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 1/9] drm/i915/psr: s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 13:10 ` [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband Ankit Nautiyal
                   ` (9 subsequent siblings)
  12 siblings, 0 replies; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

The helper intel_vrr_real_vblank_delay() was added to account for the
SCL lines for TGL where we do not have the TRANS_SET_CONTEXT_LATENCY.

Now, since we already are tracking the SCL with new member
`set_context_latency` use it directly instead of the helper.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
---
 drivers/gpu/drm/i915/display/intel_vrr.c | 16 +++++-----------
 1 file changed, 5 insertions(+), 11 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 9e007aab1452..698b33b5b326 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -79,12 +79,6 @@ intel_vrr_check_modeset(struct intel_atomic_state *state)
 	}
 }
 
-static int intel_vrr_real_vblank_delay(const struct intel_crtc_state *crtc_state)
-{
-	return crtc_state->hw.adjusted_mode.crtc_vblank_start -
-		crtc_state->hw.adjusted_mode.crtc_vdisplay;
-}
-
 static int intel_vrr_extra_vblank_delay(struct intel_display *display)
 {
 	/*
@@ -102,7 +96,7 @@ int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
 
-	return intel_vrr_real_vblank_delay(crtc_state) +
+	return crtc_state->set_context_latency +
 		intel_vrr_extra_vblank_delay(display);
 }
 
@@ -263,7 +257,7 @@ static int intel_vrr_hw_value(const struct intel_crtc_state *crtc_state,
 	if (DISPLAY_VER(display) >= 13)
 		return value;
 	else
-		return value - intel_vrr_real_vblank_delay(crtc_state);
+		return value - crtc_state->set_context_latency;
 }
 
 /*
@@ -761,9 +755,9 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
 
 		if (DISPLAY_VER(display) < 13) {
 			/* undo what intel_vrr_hw_value() does when writing the values */
-			crtc_state->vrr.flipline += intel_vrr_real_vblank_delay(crtc_state);
-			crtc_state->vrr.vmax += intel_vrr_real_vblank_delay(crtc_state);
-			crtc_state->vrr.vmin += intel_vrr_real_vblank_delay(crtc_state);
+			crtc_state->vrr.flipline += crtc_state->set_context_latency;
+			crtc_state->vrr.vmax += crtc_state->set_context_latency;
+			crtc_state->vrr.vmin += crtc_state->set_context_latency;
 
 			crtc_state->vrr.vmin += intel_vrr_vmin_flipline_offset(display);
 		}
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (2 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 3/9] drm/i915/vrr: Use set_context_latency instead of intel_vrr_real_vblank_delay() Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 14:12   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay Ankit Nautiyal
                   ` (8 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

For now guardband is equal to the vblank length so ideally it should be
computed as difference between the vmin vtotal and vactive. However
since we are having few lines as SCL, we need to account for this while
computing the guardband.

Since the vblank start is moved by SCL lines from the vactive, the delta
between the vmin vtotal and new vblank start was used to account for this.
Now that SCL is explicitly tracked using the `set_context_latency` member,
use it directly in the guardband calculation.

In the future, when the guardband is shortened or optimized, we may need
to factor in both the change in the vblank start and SCL lines. For now,
explicitly accounting for SCL is sufficient.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_vrr.c | 4 +++-
 1 file changed, 3 insertions(+), 1 deletion(-)

diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 698b33b5b326..1b90eaa6a776 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -418,7 +418,9 @@ void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
 		return;
 
 	crtc_state->vrr.guardband =
-		crtc_state->vrr.vmin - adjusted_mode->crtc_vblank_start -
+		crtc_state->vrr.vmin -
+		adjusted_mode->vdisplay -
+		crtc_state->set_context_latency -
 		intel_vrr_extra_vblank_delay(display);
 
 	if (DISPLAY_VER(display) < 13) {
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (3 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 14:13   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank Ankit Nautiyal
                   ` (7 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

The helper intel_vrr_vblank_delay() is used to account for scl lines
+ extra_vblank_delay (for ICL/TGL case) for:
- evasion logic for vrr case
- to wait for SCL+ lines after send push operation.

Rename the helper to intel_vrr_scl_delay since we are interested in the
SCL+ lines for the VRR cases.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_dsb.c    | 4 ++--
 drivers/gpu/drm/i915/display/intel_vblank.c | 2 +-
 drivers/gpu/drm/i915/display/intel_vrr.c    | 2 +-
 drivers/gpu/drm/i915/display/intel_vrr.h    | 2 +-
 4 files changed, 5 insertions(+), 5 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
index dee44d45b668..ca31e928ecb0 100644
--- a/drivers/gpu/drm/i915/display/intel_dsb.c
+++ b/drivers/gpu/drm/i915/display/intel_dsb.c
@@ -128,7 +128,7 @@ static int dsb_vblank_delay(struct intel_atomic_state *state,
 		 * scanline until the delayed vblank occurs after
 		 * TRANS_PUSH has been written.
 		 */
-		return intel_vrr_vblank_delay(crtc_state) + 1;
+		return intel_vrr_scl_delay(crtc_state) + 1;
 	else
 		return intel_mode_vblank_delay(&crtc_state->hw.adjusted_mode);
 }
@@ -723,7 +723,7 @@ void intel_dsb_vblank_evade(struct intel_atomic_state *state,
 		intel_dsb_emit_wait_dsl(dsb, DSB_OPCODE_WAIT_DSL_OUT, 0, 0);
 
 	if (pre_commit_is_vrr_active(state, crtc)) {
-		int vblank_delay = intel_vrr_vblank_delay(crtc_state);
+		int vblank_delay = intel_vrr_scl_delay(crtc_state);
 
 		end = intel_vrr_vmin_vblank_start(crtc_state);
 		start = end - vblank_delay - latency;
diff --git a/drivers/gpu/drm/i915/display/intel_vblank.c b/drivers/gpu/drm/i915/display/intel_vblank.c
index c15234c1d96e..9441b7bacd27 100644
--- a/drivers/gpu/drm/i915/display/intel_vblank.c
+++ b/drivers/gpu/drm/i915/display/intel_vblank.c
@@ -681,7 +681,7 @@ void intel_vblank_evade_init(const struct intel_crtc_state *old_crtc_state,
 		else
 			evade->vblank_start = intel_vrr_vmax_vblank_start(crtc_state);
 
-		vblank_delay = intel_vrr_vblank_delay(crtc_state);
+		vblank_delay = intel_vrr_scl_delay(crtc_state);
 	} else {
 		evade->vblank_start = intel_mode_vblank_start(adjusted_mode);
 
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 1b90eaa6a776..40e256bce3cb 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -92,7 +92,7 @@ static int intel_vrr_extra_vblank_delay(struct intel_display *display)
 	return DISPLAY_VER(display) < 13 ? 1 : 0;
 }
 
-int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state)
+int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
 
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
index 38bf9996b883..b72e90b4abe5 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.h
+++ b/drivers/gpu/drm/i915/display/intel_vrr.h
@@ -35,7 +35,7 @@ int intel_vrr_vmax_vtotal(const struct intel_crtc_state *crtc_state);
 int intel_vrr_vmin_vtotal(const struct intel_crtc_state *crtc_state);
 int intel_vrr_vmax_vblank_start(const struct intel_crtc_state *crtc_state);
 int intel_vrr_vmin_vblank_start(const struct intel_crtc_state *crtc_state);
-int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state);
+int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state);
 bool intel_vrr_is_fixed_rr(const struct intel_crtc_state *crtc_state);
 void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (4 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 17:21   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks Ankit Nautiyal
                   ` (6 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

The helper intel_dsb_wait_vblank_delay() is used in DSB to wait for the
delayed vblank after the send push operation. Rename it to
intel_dsb_wait_for_delayed_vblank() to align with the semantics.

v2: Rename to intel_dsb_wait_vblank_delay instead of the proposed SCL
semantics, as this will be ot only about SCL lines with different timing
generator and different refresh rate modes. (Ville)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_color.c   | 2 +-
 drivers/gpu/drm/i915/display/intel_display.c | 2 +-
 drivers/gpu/drm/i915/display/intel_dsb.c     | 4 ++--
 drivers/gpu/drm/i915/display/intel_dsb.h     | 4 ++--
 4 files changed, 6 insertions(+), 6 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_color.c b/drivers/gpu/drm/i915/display/intel_color.c
index 671db6926e4c..51db70d07fae 100644
--- a/drivers/gpu/drm/i915/display/intel_color.c
+++ b/drivers/gpu/drm/i915/display/intel_color.c
@@ -2013,7 +2013,7 @@ void intel_color_prepare_commit(struct intel_atomic_state *state,
 
 	if (crtc_state->use_dsb && intel_color_uses_chained_dsb(crtc_state)) {
 		intel_vrr_send_push(crtc_state->dsb_color, crtc_state);
-		intel_dsb_wait_vblank_delay(state, crtc_state->dsb_color);
+		intel_dsb_wait_for_delayed_vblank(state, crtc_state->dsb_color);
 		intel_vrr_check_push_sent(crtc_state->dsb_color, crtc_state);
 		intel_dsb_interrupt(crtc_state->dsb_color);
 	}
diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index aceafe4478d9..445400ed6592 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -7268,7 +7268,7 @@ static void intel_atomic_dsb_finish(struct intel_atomic_state *state,
 		intel_dsb_wait_vblanks(new_crtc_state->dsb_commit, 1);
 
 		intel_vrr_send_push(new_crtc_state->dsb_commit, new_crtc_state);
-		intel_dsb_wait_vblank_delay(state, new_crtc_state->dsb_commit);
+		intel_dsb_wait_for_delayed_vblank(state, new_crtc_state->dsb_commit);
 		intel_vrr_check_push_sent(new_crtc_state->dsb_commit,
 					  new_crtc_state);
 		intel_dsb_interrupt(new_crtc_state->dsb_commit);
diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
index ca31e928ecb0..0584a9597327 100644
--- a/drivers/gpu/drm/i915/display/intel_dsb.c
+++ b/drivers/gpu/drm/i915/display/intel_dsb.c
@@ -815,8 +815,8 @@ void intel_dsb_chain(struct intel_atomic_state *state,
 			 wait_for_vblank ? DSB_WAIT_FOR_VBLANK : 0);
 }
 
-void intel_dsb_wait_vblank_delay(struct intel_atomic_state *state,
-				 struct intel_dsb *dsb)
+void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
+				       struct intel_dsb *dsb)
 {
 	struct intel_crtc *crtc = dsb->crtc;
 	const struct intel_crtc_state *crtc_state =
diff --git a/drivers/gpu/drm/i915/display/intel_dsb.h b/drivers/gpu/drm/i915/display/intel_dsb.h
index c8f4499916eb..2f31f2c1d0c5 100644
--- a/drivers/gpu/drm/i915/display/intel_dsb.h
+++ b/drivers/gpu/drm/i915/display/intel_dsb.h
@@ -48,8 +48,8 @@ void intel_dsb_nonpost_end(struct intel_dsb *dsb);
 void intel_dsb_interrupt(struct intel_dsb *dsb);
 void intel_dsb_wait_usec(struct intel_dsb *dsb, int count);
 void intel_dsb_wait_vblanks(struct intel_dsb *dsb, int count);
-void intel_dsb_wait_vblank_delay(struct intel_atomic_state *state,
-				 struct intel_dsb *dsb);
+void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
+				       struct intel_dsb *dsb);
 void intel_dsb_wait_scanline_in(struct intel_atomic_state *state,
 				struct intel_dsb *dsb,
 				int lower, int upper);
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (5 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 14:32   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX() Ankit Nautiyal
                   ` (5 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

Until LNL, intel_dsb_wait_vblanks() waits for the undelayed vblank start.
However, from PTL onwards, it waits for the start of the safe window,
defined by the number of lines programmed in TRANS_SET_CONTEXT_LATENCY.
This change was introduced to move the SCL window out of the vblank region,
supporting modes with higher refresh rates and smaller vblanks.

As a result, on PTL+ platforms, the DSB wait for vblank completes exactly
SCL lines earlier than the undelayed vblank start. Since we use
intel_dsb_wait_vblanks() to time the send push operation, this causes
issues when SCL lines are non-zero.

So instruct the DSB to wait from (undelayed vblank start - SCL) to
(delayed vblank start - SCL) in the helper to wait for delayed vblank.

v2:
- Use helpers for safe window start/end. (Ville)
- Move the extra wait inside the helper to wait for delayed vblank. (Ville)
- Update the commit message.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_dsb.c | 18 ++++++++++++++++++
 drivers/gpu/drm/i915/display/intel_vrr.c | 17 +++++++++++++++++
 drivers/gpu/drm/i915/display/intel_vrr.h |  2 ++
 3 files changed, 37 insertions(+)

diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
index 0584a9597327..e118ba4a0bb7 100644
--- a/drivers/gpu/drm/i915/display/intel_dsb.c
+++ b/drivers/gpu/drm/i915/display/intel_dsb.c
@@ -815,6 +815,23 @@ void intel_dsb_chain(struct intel_atomic_state *state,
 			 wait_for_vblank ? DSB_WAIT_FOR_VBLANK : 0);
 }
 
+static
+void intel_dsb_wait_for_scl_start(struct intel_atomic_state *state,
+				  struct intel_dsb *dsb)
+{
+	struct intel_crtc *crtc = dsb->crtc;
+	const struct intel_crtc_state *crtc_state =
+		intel_pre_commit_crtc_state(state, crtc);
+	int start, end;
+
+	if (!pre_commit_is_vrr_active(state, crtc))
+		return;
+
+	start = intel_vrr_safe_window_start(crtc_state);
+	end = intel_vrr_safe_window_end(crtc_state);
+	intel_dsb_wait_scanline_out(state, dsb, start, end);
+}
+
 void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
 				       struct intel_dsb *dsb)
 {
@@ -824,6 +841,7 @@ void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
 	int usecs = intel_scanlines_to_usecs(&crtc_state->hw.adjusted_mode,
 					     dsb_vblank_delay(state, crtc));
 
+	intel_dsb_wait_for_scl_start(state, dsb);
 	intel_dsb_wait_usec(dsb, usecs);
 }
 
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 40e256bce3cb..8f851d3a3f44 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -800,3 +800,20 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
 	if (crtc_state->vrr.enable)
 		crtc_state->mode_flags |= I915_MODE_FLAG_VRR;
 }
+
+int intel_vrr_safe_window_start(const struct intel_crtc_state *crtc_state)
+{
+	struct intel_display *display = to_intel_display(crtc_state);
+
+	if (DISPLAY_VER(display) >= 30)
+		return crtc_state->hw.adjusted_mode.crtc_vdisplay -
+		       crtc_state->set_context_latency;
+
+	return crtc_state->hw.adjusted_mode.crtc_vdisplay;
+}
+
+int intel_vrr_safe_window_end(const struct intel_crtc_state *crtc_state)
+{
+	return intel_vrr_vmin_vblank_start(crtc_state) -
+	       crtc_state->set_context_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
index b72e90b4abe5..a304b6c41103 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.h
+++ b/drivers/gpu/drm/i915/display/intel_vrr.h
@@ -41,5 +41,7 @@ void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_set_fixed_rr_timings(const struct intel_crtc_state *crtc_state);
 bool intel_vrr_always_use_vrr_tg(struct intel_display *display);
+int intel_vrr_safe_window_start(const struct intel_crtc_state *crtc_state);
+int intel_vrr_safe_window_end(const struct intel_crtc_state *crtc_state);
 
 #endif /* __INTEL_VRR_H__ */
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX()
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (6 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 17:27   ` Ville Syrjälä
  2025-09-23 13:10 ` [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints Ankit Nautiyal
                   ` (4 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

Introduce REG_FIELD_MAX macro as local wrapper around FIELD_MAX() to return
the maximum value representable by a bit mask. The value is cast to u32
for consistency with other REG_* macros and assumes the bitfield fits
within 32 bits.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/i915_reg_defs.h | 10 ++++++++++
 1 file changed, 10 insertions(+)

diff --git a/drivers/gpu/drm/i915/i915_reg_defs.h b/drivers/gpu/drm/i915/i915_reg_defs.h
index bfe98cb9a038..50967f887790 100644
--- a/drivers/gpu/drm/i915/i915_reg_defs.h
+++ b/drivers/gpu/drm/i915/i915_reg_defs.h
@@ -174,6 +174,16 @@
  */
 #define REG_FIELD_GET8(__mask, __val)   ((u8)FIELD_GET(__mask, __val))
 
+/**
+ * REG_FIELD_MAX() - produce the maximum value representable by a field
+ * @_mask: shifted mask defining the field's length and position
+ *
+ * Local wrapper for FIELD_MAX() to return the maximum bit value that can
+ * be held in the field specified by @_mask, cast to u32 for consistency
+ * with other macros.
+ */
+#define REG_FIELD_MAX(_mask)	((u32)FIELD_MAX(_mask))
+
 typedef struct {
 	u32 reg;
 } i915_reg_t;
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (7 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX() Ankit Nautiyal
@ 2025-09-23 13:10 ` Ankit Nautiyal
  2025-09-23 17:25   ` Ville Syrjälä
  2025-09-23 13:32 ` ✓ CI.KUnit: success for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2) Patchwork
                   ` (3 subsequent siblings)
  12 siblings, 1 reply; 23+ messages in thread
From: Ankit Nautiyal @ 2025-09-23 13:10 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

The maximum guardband value is constrained by two factors:
- The actual vblank length minus set context latency (SCL)
- The hardware register field width:
  - 8 bits for ICL/TGL (VRR_CTL_PIPELINE_FULL_MASK -> max 255)
  - 16 bits for ADL+ (XELPD_VRR_CTL_VRR_GUARDBAND_MASK -> max 65535)

Remove the #FIXME and clamp the guardband to the maximum allowed value.

v2: Address comments from Ville:
- Use REG_FIELD_MAX()
- Separate out functions for intel_vrr_max_guardband(),
intel_vrr_max_vblank_guardband().

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_vrr.c | 44 +++++++++++++++++-------
 1 file changed, 32 insertions(+), 12 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 8f851d3a3f44..f37076575bfe 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -409,6 +409,35 @@ intel_vrr_compute_config(struct intel_crtc_state *crtc_state,
 	}
 }
 
+static int
+intel_vrr_max_hw_guardband(const struct intel_crtc_state *crtc_state)
+{
+	struct intel_display *display = to_intel_display(crtc_state);
+
+	if (DISPLAY_VER(display) >= 13)
+		return REG_FIELD_MAX(XELPD_VRR_CTL_VRR_GUARDBAND_MASK);
+
+	return intel_vrr_pipeline_full_to_guardband(crtc_state,
+						    REG_FIELD_MAX(VRR_CTL_PIPELINE_FULL_MASK));
+}
+
+static int
+intel_vrr_max_vblank_guardband(const struct intel_crtc_state *crtc_state)
+{
+	struct intel_display *display = to_intel_display(crtc_state);
+
+	return crtc_state->vrr.vmin -
+	       crtc_state->set_context_latency -
+	       intel_vrr_extra_vblank_delay(display);
+}
+
+static int
+intel_vrr_max_guardband(struct intel_crtc_state *crtc_state)
+{
+	return min(intel_vrr_max_hw_guardband(crtc_state),
+		   intel_vrr_max_vblank_guardband(crtc_state));
+}
+
 void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
@@ -417,22 +446,13 @@ void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
 	if (!intel_vrr_possible(crtc_state))
 		return;
 
-	crtc_state->vrr.guardband =
-		crtc_state->vrr.vmin -
-		adjusted_mode->vdisplay -
-		crtc_state->set_context_latency -
-		intel_vrr_extra_vblank_delay(display);
-
-	if (DISPLAY_VER(display) < 13) {
-		/* FIXME handle the limit in a proper way */
-		crtc_state->vrr.guardband =
-			min(crtc_state->vrr.guardband,
-			    intel_vrr_pipeline_full_to_guardband(crtc_state, 255));
+	crtc_state->vrr.guardband = min(crtc_state->vrr.vmin - adjusted_mode->crtc_vdisplay,
+					intel_vrr_max_guardband(crtc_state));
 
+	if (DISPLAY_VER(display) < 13)
 		crtc_state->vrr.pipeline_full =
 			intel_vrr_guardband_to_pipeline_full(crtc_state,
 							     crtc_state->vrr.guardband);
-	}
 }
 
 static u32 trans_vrr_ctl(const struct intel_crtc_state *crtc_state)
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 23+ messages in thread

* ✓ CI.KUnit: success for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (8 preceding siblings ...)
  2025-09-23 13:10 ` [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints Ankit Nautiyal
@ 2025-09-23 13:32 ` Patchwork
  2025-09-23 13:47 ` ✗ CI.checksparse: warning " Patchwork
                   ` (2 subsequent siblings)
  12 siblings, 0 replies; 23+ messages in thread
From: Patchwork @ 2025-09-23 13:32 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-xe

== Series Details ==

Series: Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
URL   : https://patchwork.freedesktop.org/series/154809/
State : success

== Summary ==

+ trap cleanup EXIT
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/xe/.kunitconfig
[13:31:17] Configuring KUnit Kernel ...
Generating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[13:31:21] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[13:31:50] Starting KUnit Kernel (1/1)...
[13:31:50] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[13:31:50] ================== guc_buf (11 subtests) ===================
[13:31:50] [PASSED] test_smallest
[13:31:50] [PASSED] test_largest
[13:31:50] [PASSED] test_granular
[13:31:50] [PASSED] test_unique
[13:31:50] [PASSED] test_overlap
[13:31:50] [PASSED] test_reusable
[13:31:50] [PASSED] test_too_big
[13:31:50] [PASSED] test_flush
[13:31:50] [PASSED] test_lookup
[13:31:50] [PASSED] test_data
[13:31:50] [PASSED] test_class
[13:31:50] ===================== [PASSED] guc_buf =====================
[13:31:50] =================== guc_dbm (7 subtests) ===================
[13:31:50] [PASSED] test_empty
[13:31:50] [PASSED] test_default
[13:31:50] ======================== test_size  ========================
[13:31:50] [PASSED] 4
[13:31:50] [PASSED] 8
[13:31:50] [PASSED] 32
[13:31:50] [PASSED] 256
[13:31:50] ==================== [PASSED] test_size ====================
[13:31:50] ======================= test_reuse  ========================
[13:31:50] [PASSED] 4
[13:31:50] [PASSED] 8
[13:31:50] [PASSED] 32
[13:31:50] [PASSED] 256
[13:31:50] =================== [PASSED] test_reuse ====================
[13:31:50] =================== test_range_overlap  ====================
[13:31:50] [PASSED] 4
[13:31:50] [PASSED] 8
[13:31:50] [PASSED] 32
[13:31:50] [PASSED] 256
[13:31:50] =============== [PASSED] test_range_overlap ================
[13:31:50] =================== test_range_compact  ====================
[13:31:50] [PASSED] 4
[13:31:50] [PASSED] 8
[13:31:50] [PASSED] 32
[13:31:50] [PASSED] 256
[13:31:50] =============== [PASSED] test_range_compact ================
[13:31:50] ==================== test_range_spare  =====================
[13:31:50] [PASSED] 4
[13:31:50] [PASSED] 8
[13:31:50] [PASSED] 32
[13:31:50] [PASSED] 256
[13:31:50] ================ [PASSED] test_range_spare =================
[13:31:50] ===================== [PASSED] guc_dbm =====================
[13:31:50] =================== guc_idm (6 subtests) ===================
[13:31:50] [PASSED] bad_init
[13:31:50] [PASSED] no_init
[13:31:50] [PASSED] init_fini
[13:31:50] [PASSED] check_used
[13:31:51] [PASSED] check_quota
[13:31:51] [PASSED] check_all
[13:31:51] ===================== [PASSED] guc_idm =====================
[13:31:51] ================== no_relay (3 subtests) ===================
[13:31:51] [PASSED] xe_drops_guc2pf_if_not_ready
[13:31:51] [PASSED] xe_drops_guc2vf_if_not_ready
[13:31:51] [PASSED] xe_rejects_send_if_not_ready
[13:31:51] ==================== [PASSED] no_relay =====================
[13:31:51] ================== pf_relay (14 subtests) ==================
[13:31:51] [PASSED] pf_rejects_guc2pf_too_short
[13:31:51] [PASSED] pf_rejects_guc2pf_too_long
[13:31:51] [PASSED] pf_rejects_guc2pf_no_payload
[13:31:51] [PASSED] pf_fails_no_payload
[13:31:51] [PASSED] pf_fails_bad_origin
[13:31:51] [PASSED] pf_fails_bad_type
[13:31:51] [PASSED] pf_txn_reports_error
[13:31:51] [PASSED] pf_txn_sends_pf2guc
[13:31:51] [PASSED] pf_sends_pf2guc
[13:31:51] [SKIPPED] pf_loopback_nop
[13:31:51] [SKIPPED] pf_loopback_echo
[13:31:51] [SKIPPED] pf_loopback_fail
[13:31:51] [SKIPPED] pf_loopback_busy
[13:31:51] [SKIPPED] pf_loopback_retry
[13:31:51] ==================== [PASSED] pf_relay =====================
[13:31:51] ================== vf_relay (3 subtests) ===================
[13:31:51] [PASSED] vf_rejects_guc2vf_too_short
[13:31:51] [PASSED] vf_rejects_guc2vf_too_long
[13:31:51] [PASSED] vf_rejects_guc2vf_no_payload
[13:31:51] ==================== [PASSED] vf_relay =====================
[13:31:51] ===================== lmtt (1 subtest) =====================
[13:31:51] ======================== test_ops  =========================
[13:31:51] [PASSED] 2-level
[13:31:51] [PASSED] multi-level
[13:31:51] ==================== [PASSED] test_ops =====================
[13:31:51] ====================== [PASSED] lmtt =======================
[13:31:51] ================= pf_service (11 subtests) =================
[13:31:51] [PASSED] pf_negotiate_any
[13:31:51] [PASSED] pf_negotiate_base_match
[13:31:51] [PASSED] pf_negotiate_base_newer
[13:31:51] [PASSED] pf_negotiate_base_next
[13:31:51] [SKIPPED] pf_negotiate_base_older
[13:31:51] [PASSED] pf_negotiate_base_prev
[13:31:51] [PASSED] pf_negotiate_latest_match
[13:31:51] [PASSED] pf_negotiate_latest_newer
[13:31:51] [PASSED] pf_negotiate_latest_next
[13:31:51] [SKIPPED] pf_negotiate_latest_older
[13:31:51] [SKIPPED] pf_negotiate_latest_prev
[13:31:51] =================== [PASSED] pf_service ====================
[13:31:51] ================= xe_guc_g2g (2 subtests) ==================
[13:31:51] ============== xe_live_guc_g2g_kunit_default  ==============
[13:31:51] ========= [SKIPPED] xe_live_guc_g2g_kunit_default ==========
[13:31:51] ============== xe_live_guc_g2g_kunit_allmem  ===============
[13:31:51] ========== [SKIPPED] xe_live_guc_g2g_kunit_allmem ==========
[13:31:51] =================== [SKIPPED] xe_guc_g2g ===================
[13:31:51] =================== xe_mocs (2 subtests) ===================
[13:31:51] ================ xe_live_mocs_kernel_kunit  ================
[13:31:51] =========== [SKIPPED] xe_live_mocs_kernel_kunit ============
[13:31:51] ================ xe_live_mocs_reset_kunit  =================
[13:31:51] ============ [SKIPPED] xe_live_mocs_reset_kunit ============
[13:31:51] ==================== [SKIPPED] xe_mocs =====================
[13:31:51] ================= xe_migrate (2 subtests) ==================
[13:31:51] ================= xe_migrate_sanity_kunit  =================
[13:31:51] ============ [SKIPPED] xe_migrate_sanity_kunit =============
[13:31:51] ================== xe_validate_ccs_kunit  ==================
[13:31:51] ============= [SKIPPED] xe_validate_ccs_kunit ==============
[13:31:51] =================== [SKIPPED] xe_migrate ===================
[13:31:51] ================== xe_dma_buf (1 subtest) ==================
[13:31:51] ==================== xe_dma_buf_kunit  =====================
[13:31:51] ================ [SKIPPED] xe_dma_buf_kunit ================
[13:31:51] =================== [SKIPPED] xe_dma_buf ===================
[13:31:51] ================= xe_bo_shrink (1 subtest) =================
[13:31:51] =================== xe_bo_shrink_kunit  ====================
[13:31:51] =============== [SKIPPED] xe_bo_shrink_kunit ===============
[13:31:51] ================== [SKIPPED] xe_bo_shrink ==================
[13:31:51] ==================== xe_bo (2 subtests) ====================
[13:31:51] ================== xe_ccs_migrate_kunit  ===================
[13:31:51] ============== [SKIPPED] xe_ccs_migrate_kunit ==============
[13:31:51] ==================== xe_bo_evict_kunit  ====================
[13:31:51] =============== [SKIPPED] xe_bo_evict_kunit ================
[13:31:51] ===================== [SKIPPED] xe_bo ======================
[13:31:51] ==================== args (11 subtests) ====================
[13:31:51] [PASSED] count_args_test
[13:31:51] [PASSED] call_args_example
[13:31:51] [PASSED] call_args_test
[13:31:51] [PASSED] drop_first_arg_example
[13:31:51] [PASSED] drop_first_arg_test
[13:31:51] [PASSED] first_arg_example
[13:31:51] [PASSED] first_arg_test
[13:31:51] [PASSED] last_arg_example
[13:31:51] [PASSED] last_arg_test
[13:31:51] [PASSED] pick_arg_example
[13:31:51] [PASSED] sep_comma_example
[13:31:51] ====================== [PASSED] args =======================
[13:31:51] =================== xe_pci (3 subtests) ====================
[13:31:51] ==================== check_graphics_ip  ====================
[13:31:51] [PASSED] 12.00 Xe_LP
[13:31:51] [PASSED] 12.10 Xe_LP+
[13:31:51] [PASSED] 12.55 Xe_HPG
[13:31:51] [PASSED] 12.60 Xe_HPC
[13:31:51] [PASSED] 12.70 Xe_LPG
[13:31:51] [PASSED] 12.71 Xe_LPG
[13:31:51] [PASSED] 12.74 Xe_LPG+
[13:31:51] [PASSED] 20.01 Xe2_HPG
[13:31:51] [PASSED] 20.02 Xe2_HPG
[13:31:51] [PASSED] 20.04 Xe2_LPG
[13:31:51] [PASSED] 30.00 Xe3_LPG
[13:31:51] [PASSED] 30.01 Xe3_LPG
[13:31:51] [PASSED] 30.03 Xe3_LPG
[13:31:51] ================ [PASSED] check_graphics_ip ================
[13:31:51] ===================== check_media_ip  ======================
[13:31:51] [PASSED] 12.00 Xe_M
[13:31:51] [PASSED] 12.55 Xe_HPM
[13:31:51] [PASSED] 13.00 Xe_LPM+
[13:31:51] [PASSED] 13.01 Xe2_HPM
[13:31:51] [PASSED] 20.00 Xe2_LPM
[13:31:51] [PASSED] 30.00 Xe3_LPM
[13:31:51] [PASSED] 30.02 Xe3_LPM
[13:31:51] ================= [PASSED] check_media_ip ==================
[13:31:51] ================= check_platform_gt_count  =================
[13:31:51] [PASSED] 0x9A60 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A68 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A70 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A40 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A49 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A59 (TIGERLAKE)
[13:31:51] [PASSED] 0x9A78 (TIGERLAKE)
[13:31:51] [PASSED] 0x9AC0 (TIGERLAKE)
[13:31:51] [PASSED] 0x9AC9 (TIGERLAKE)
[13:31:51] [PASSED] 0x9AD9 (TIGERLAKE)
[13:31:51] [PASSED] 0x9AF8 (TIGERLAKE)
[13:31:51] [PASSED] 0x4C80 (ROCKETLAKE)
[13:31:51] [PASSED] 0x4C8A (ROCKETLAKE)
[13:31:51] [PASSED] 0x4C8B (ROCKETLAKE)
[13:31:51] [PASSED] 0x4C8C (ROCKETLAKE)
[13:31:51] [PASSED] 0x4C90 (ROCKETLAKE)
[13:31:51] [PASSED] 0x4C9A (ROCKETLAKE)
[13:31:51] [PASSED] 0x4680 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4682 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4688 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x468A (ALDERLAKE_S)
[13:31:51] [PASSED] 0x468B (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4690 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4692 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4693 (ALDERLAKE_S)
[13:31:51] [PASSED] 0x46A0 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46A1 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46A2 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46A3 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46A6 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46A8 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46AA (ALDERLAKE_P)
[13:31:51] [PASSED] 0x462A (ALDERLAKE_P)
[13:31:51] [PASSED] 0x4626 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x4628 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46B0 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46B1 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46B2 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46B3 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46C0 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46C1 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46C2 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46C3 (ALDERLAKE_P)
[13:31:51] [PASSED] 0x46D0 (ALDERLAKE_N)
[13:31:51] [PASSED] 0x46D1 (ALDERLAKE_N)
[13:31:51] [PASSED] 0x46D2 (ALDERLAKE_N)
[13:31:51] [PASSED] 0x46D3 (ALDERLAKE_N)
[13:31:51] [PASSED] 0x46D4 (ALDERLAKE_N)
[13:31:51] [PASSED] 0xA721 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7A1 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7A9 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7AC (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7AD (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA720 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7A0 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7A8 (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7AA (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA7AB (ALDERLAKE_P)
[13:31:51] [PASSED] 0xA780 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA781 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA782 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA783 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA788 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA789 (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA78A (ALDERLAKE_S)
[13:31:51] [PASSED] 0xA78B (ALDERLAKE_S)
[13:31:51] [PASSED] 0x4905 (DG1)
[13:31:51] [PASSED] 0x4906 (DG1)
[13:31:51] [PASSED] 0x4907 (DG1)
[13:31:51] [PASSED] 0x4908 (DG1)
[13:31:51] [PASSED] 0x4909 (DG1)
[13:31:51] [PASSED] 0x56C0 (DG2)
[13:31:51] [PASSED] 0x56C2 (DG2)
[13:31:51] [PASSED] 0x56C1 (DG2)
[13:31:51] [PASSED] 0x7D51 (METEORLAKE)
[13:31:51] [PASSED] 0x7DD1 (METEORLAKE)
[13:31:51] [PASSED] 0x7D41 (METEORLAKE)
[13:31:51] [PASSED] 0x7D67 (METEORLAKE)
[13:31:51] [PASSED] 0xB640 (METEORLAKE)
[13:31:51] [PASSED] 0x56A0 (DG2)
[13:31:51] [PASSED] 0x56A1 (DG2)
[13:31:51] [PASSED] 0x56A2 (DG2)
[13:31:51] [PASSED] 0x56BE (DG2)
[13:31:51] [PASSED] 0x56BF (DG2)
[13:31:51] [PASSED] 0x5690 (DG2)
[13:31:51] [PASSED] 0x5691 (DG2)
[13:31:51] [PASSED] 0x5692 (DG2)
[13:31:51] [PASSED] 0x56A5 (DG2)
[13:31:51] [PASSED] 0x56A6 (DG2)
[13:31:51] [PASSED] 0x56B0 (DG2)
[13:31:51] [PASSED] 0x56B1 (DG2)
[13:31:51] [PASSED] 0x56BA (DG2)
[13:31:51] [PASSED] 0x56BB (DG2)
[13:31:51] [PASSED] 0x56BC (DG2)
[13:31:51] [PASSED] 0x56BD (DG2)
[13:31:51] [PASSED] 0x5693 (DG2)
[13:31:51] [PASSED] 0x5694 (DG2)
[13:31:51] [PASSED] 0x5695 (DG2)
[13:31:51] [PASSED] 0x56A3 (DG2)
[13:31:51] [PASSED] 0x56A4 (DG2)
[13:31:51] [PASSED] 0x56B2 (DG2)
[13:31:51] [PASSED] 0x56B3 (DG2)
[13:31:51] [PASSED] 0x5696 (DG2)
[13:31:51] [PASSED] 0x5697 (DG2)
[13:31:51] [PASSED] 0xB69 (PVC)
[13:31:51] [PASSED] 0xB6E (PVC)
[13:31:51] [PASSED] 0xBD4 (PVC)
[13:31:51] [PASSED] 0xBD5 (PVC)
[13:31:51] [PASSED] 0xBD6 (PVC)
[13:31:51] [PASSED] 0xBD7 (PVC)
[13:31:51] [PASSED] 0xBD8 (PVC)
[13:31:51] [PASSED] 0xBD9 (PVC)
[13:31:51] [PASSED] 0xBDA (PVC)
[13:31:51] [PASSED] 0xBDB (PVC)
[13:31:51] [PASSED] 0xBE0 (PVC)
[13:31:51] [PASSED] 0xBE1 (PVC)
[13:31:51] [PASSED] 0xBE5 (PVC)
[13:31:51] [PASSED] 0x7D40 (METEORLAKE)
[13:31:51] [PASSED] 0x7D45 (METEORLAKE)
[13:31:51] [PASSED] 0x7D55 (METEORLAKE)
[13:31:51] [PASSED] 0x7D60 (METEORLAKE)
[13:31:51] [PASSED] 0x7DD5 (METEORLAKE)
[13:31:51] [PASSED] 0x6420 (LUNARLAKE)
[13:31:51] [PASSED] 0x64A0 (LUNARLAKE)
[13:31:51] [PASSED] 0x64B0 (LUNARLAKE)
[13:31:51] [PASSED] 0xE202 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE209 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE20B (BATTLEMAGE)
[13:31:51] [PASSED] 0xE20C (BATTLEMAGE)
[13:31:51] [PASSED] 0xE20D (BATTLEMAGE)
[13:31:51] [PASSED] 0xE210 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE211 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE212 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE216 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE220 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE221 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE222 (BATTLEMAGE)
[13:31:51] [PASSED] 0xE223 (BATTLEMAGE)
[13:31:51] [PASSED] 0xB080 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB081 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB082 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB083 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB084 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB085 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB086 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB087 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB08F (PANTHERLAKE)
[13:31:51] [PASSED] 0xB090 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB0A0 (PANTHERLAKE)
[13:31:51] [PASSED] 0xB0B0 (PANTHERLAKE)
[13:31:51] [PASSED] 0xFD80 (PANTHERLAKE)
[13:31:51] [PASSED] 0xFD81 (PANTHERLAKE)
[13:31:51] ============= [PASSED] check_platform_gt_count =============
[13:31:51] ===================== [PASSED] xe_pci ======================
[13:31:51] =================== xe_rtp (2 subtests) ====================
[13:31:51] =============== xe_rtp_process_to_sr_tests  ================
[13:31:51] [PASSED] coalesce-same-reg
[13:31:51] [PASSED] no-match-no-add
[13:31:51] [PASSED] match-or
[13:31:51] [PASSED] match-or-xfail
[13:31:51] [PASSED] no-match-no-add-multiple-rules
[13:31:51] [PASSED] two-regs-two-entries
[13:31:51] [PASSED] clr-one-set-other
[13:31:51] [PASSED] set-field
[13:31:51] [PASSED] conflict-duplicate
[13:31:51] [PASSED] conflict-not-disjoint
[13:31:51] [PASSED] conflict-reg-type
[13:31:51] =========== [PASSED] xe_rtp_process_to_sr_tests ============
[13:31:51] ================== xe_rtp_process_tests  ===================
[13:31:51] [PASSED] active1
[13:31:51] [PASSED] active2
[13:31:51] [PASSED] active-inactive
[13:31:51] [PASSED] inactive-active
[13:31:51] [PASSED] inactive-1st_or_active-inactive
[13:31:51] [PASSED] inactive-2nd_or_active-inactive
[13:31:51] [PASSED] inactive-last_or_active-inactive
[13:31:51] [PASSED] inactive-no_or_active-inactive
[13:31:51] ============== [PASSED] xe_rtp_process_tests ===============
[13:31:51] ===================== [PASSED] xe_rtp ======================
[13:31:51] ==================== xe_wa (1 subtest) =====================
[13:31:51] ======================== xe_wa_gt  =========================
[13:31:51] [PASSED] TIGERLAKE B0
[13:31:51] [PASSED] DG1 A0
[13:31:51] [PASSED] DG1 B0
[13:31:51] [PASSED] ALDERLAKE_S A0
[13:31:51] [PASSED] ALDERLAKE_S B0
stty: 'standard input': Inappropriate ioctl for device
[13:31:51] [PASSED] ALDERLAKE_S C0
[13:31:51] [PASSED] ALDERLAKE_S D0
[13:31:51] [PASSED] ALDERLAKE_P A0
[13:31:51] [PASSED] ALDERLAKE_P B0
[13:31:51] [PASSED] ALDERLAKE_P C0
[13:31:51] [PASSED] ALDERLAKE_S RPLS D0
[13:31:51] [PASSED] ALDERLAKE_P RPLU E0
[13:31:51] [PASSED] DG2 G10 C0
[13:31:51] [PASSED] DG2 G11 B1
[13:31:51] [PASSED] DG2 G12 A1
[13:31:51] [PASSED] METEORLAKE 12.70(Xe_LPG) A0 13.00(Xe_LPM+) A0
[13:31:51] [PASSED] METEORLAKE 12.71(Xe_LPG) A0 13.00(Xe_LPM+) A0
[13:31:51] [PASSED] METEORLAKE 12.74(Xe_LPG+) A0 13.00(Xe_LPM+) A0
[13:31:51] [PASSED] LUNARLAKE 20.04(Xe2_LPG) A0 20.00(Xe2_LPM) A0
[13:31:51] [PASSED] LUNARLAKE 20.04(Xe2_LPG) B0 20.00(Xe2_LPM) A0
[13:31:51] [PASSED] BATTLEMAGE 20.01(Xe2_HPG) A0 13.01(Xe2_HPM) A1
[13:31:51] [PASSED] PANTHERLAKE 30.00(Xe3_LPG) A0 30.00(Xe3_LPM) A0
[13:31:51] ==================== [PASSED] xe_wa_gt =====================
[13:31:51] ====================== [PASSED] xe_wa ======================
[13:31:51] ============================================================
[13:31:51] Testing complete. Ran 306 tests: passed: 288, skipped: 18
[13:31:51] Elapsed time: 33.715s total, 4.306s configuring, 29.042s building, 0.322s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/tests/.kunitconfig
[13:31:51] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[13:31:52] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[13:32:16] Starting KUnit Kernel (1/1)...
[13:32:16] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[13:32:16] ============ drm_test_pick_cmdline (2 subtests) ============
[13:32:16] [PASSED] drm_test_pick_cmdline_res_1920_1080_60
[13:32:16] =============== drm_test_pick_cmdline_named  ===============
[13:32:16] [PASSED] NTSC
[13:32:16] [PASSED] NTSC-J
[13:32:16] [PASSED] PAL
[13:32:16] [PASSED] PAL-M
[13:32:16] =========== [PASSED] drm_test_pick_cmdline_named ===========
[13:32:16] ============== [PASSED] drm_test_pick_cmdline ==============
[13:32:16] == drm_test_atomic_get_connector_for_encoder (1 subtest) ===
[13:32:16] [PASSED] drm_test_drm_atomic_get_connector_for_encoder
[13:32:16] ==== [PASSED] drm_test_atomic_get_connector_for_encoder ====
[13:32:16] =========== drm_validate_clone_mode (2 subtests) ===========
[13:32:16] ============== drm_test_check_in_clone_mode  ===============
[13:32:16] [PASSED] in_clone_mode
[13:32:16] [PASSED] not_in_clone_mode
[13:32:16] ========== [PASSED] drm_test_check_in_clone_mode ===========
[13:32:16] =============== drm_test_check_valid_clones  ===============
[13:32:16] [PASSED] not_in_clone_mode
[13:32:16] [PASSED] valid_clone
[13:32:16] [PASSED] invalid_clone
[13:32:16] =========== [PASSED] drm_test_check_valid_clones ===========
[13:32:16] ============= [PASSED] drm_validate_clone_mode =============
[13:32:16] ============= drm_validate_modeset (1 subtest) =============
[13:32:16] [PASSED] drm_test_check_connector_changed_modeset
[13:32:16] ============== [PASSED] drm_validate_modeset ===============
[13:32:16] ====== drm_test_bridge_get_current_state (2 subtests) ======
[13:32:16] [PASSED] drm_test_drm_bridge_get_current_state_atomic
[13:32:16] [PASSED] drm_test_drm_bridge_get_current_state_legacy
[13:32:16] ======== [PASSED] drm_test_bridge_get_current_state ========
[13:32:16] ====== drm_test_bridge_helper_reset_crtc (3 subtests) ======
[13:32:16] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic
[13:32:16] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic_disabled
[13:32:16] [PASSED] drm_test_drm_bridge_helper_reset_crtc_legacy
[13:32:16] ======== [PASSED] drm_test_bridge_helper_reset_crtc ========
[13:32:16] ============== drm_bridge_alloc (2 subtests) ===============
[13:32:16] [PASSED] drm_test_drm_bridge_alloc_basic
[13:32:16] [PASSED] drm_test_drm_bridge_alloc_get_put
[13:32:16] ================ [PASSED] drm_bridge_alloc =================
[13:32:16] ================== drm_buddy (7 subtests) ==================
[13:32:16] [PASSED] drm_test_buddy_alloc_limit
[13:32:16] [PASSED] drm_test_buddy_alloc_optimistic
[13:32:16] [PASSED] drm_test_buddy_alloc_pessimistic
[13:32:16] [PASSED] drm_test_buddy_alloc_pathological
[13:32:16] [PASSED] drm_test_buddy_alloc_contiguous
[13:32:16] [PASSED] drm_test_buddy_alloc_clear
[13:32:16] [PASSED] drm_test_buddy_alloc_range_bias
[13:32:16] ==================== [PASSED] drm_buddy ====================
[13:32:16] ============= drm_cmdline_parser (40 subtests) =============
[13:32:16] [PASSED] drm_test_cmdline_force_d_only
[13:32:16] [PASSED] drm_test_cmdline_force_D_only_dvi
[13:32:16] [PASSED] drm_test_cmdline_force_D_only_hdmi
[13:32:16] [PASSED] drm_test_cmdline_force_D_only_not_digital
[13:32:16] [PASSED] drm_test_cmdline_force_e_only
[13:32:16] [PASSED] drm_test_cmdline_res
[13:32:16] [PASSED] drm_test_cmdline_res_vesa
[13:32:16] [PASSED] drm_test_cmdline_res_vesa_rblank
[13:32:16] [PASSED] drm_test_cmdline_res_rblank
[13:32:16] [PASSED] drm_test_cmdline_res_bpp
[13:32:16] [PASSED] drm_test_cmdline_res_refresh
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_margins
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_force_off
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_analog
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_digital
[13:32:16] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced_margins_force_on
[13:32:16] [PASSED] drm_test_cmdline_res_margins_force_on
[13:32:16] [PASSED] drm_test_cmdline_res_vesa_margins
[13:32:16] [PASSED] drm_test_cmdline_name
[13:32:16] [PASSED] drm_test_cmdline_name_bpp
[13:32:16] [PASSED] drm_test_cmdline_name_option
[13:32:16] [PASSED] drm_test_cmdline_name_bpp_option
[13:32:16] [PASSED] drm_test_cmdline_rotate_0
[13:32:16] [PASSED] drm_test_cmdline_rotate_90
[13:32:16] [PASSED] drm_test_cmdline_rotate_180
[13:32:16] [PASSED] drm_test_cmdline_rotate_270
[13:32:16] [PASSED] drm_test_cmdline_hmirror
[13:32:16] [PASSED] drm_test_cmdline_vmirror
[13:32:16] [PASSED] drm_test_cmdline_margin_options
[13:32:16] [PASSED] drm_test_cmdline_multiple_options
[13:32:16] [PASSED] drm_test_cmdline_bpp_extra_and_option
[13:32:16] [PASSED] drm_test_cmdline_extra_and_option
[13:32:16] [PASSED] drm_test_cmdline_freestanding_options
[13:32:16] [PASSED] drm_test_cmdline_freestanding_force_e_and_options
[13:32:16] [PASSED] drm_test_cmdline_panel_orientation
[13:32:16] ================ drm_test_cmdline_invalid  =================
[13:32:16] [PASSED] margin_only
[13:32:16] [PASSED] interlace_only
[13:32:16] [PASSED] res_missing_x
[13:32:16] [PASSED] res_missing_y
[13:32:16] [PASSED] res_bad_y
[13:32:16] [PASSED] res_missing_y_bpp
[13:32:16] [PASSED] res_bad_bpp
[13:32:16] [PASSED] res_bad_refresh
[13:32:16] [PASSED] res_bpp_refresh_force_on_off
[13:32:16] [PASSED] res_invalid_mode
[13:32:16] [PASSED] res_bpp_wrong_place_mode
[13:32:16] [PASSED] name_bpp_refresh
[13:32:16] [PASSED] name_refresh
[13:32:16] [PASSED] name_refresh_wrong_mode
[13:32:16] [PASSED] name_refresh_invalid_mode
[13:32:16] [PASSED] rotate_multiple
[13:32:16] [PASSED] rotate_invalid_val
[13:32:16] [PASSED] rotate_truncated
[13:32:16] [PASSED] invalid_option
[13:32:16] [PASSED] invalid_tv_option
[13:32:16] [PASSED] truncated_tv_option
[13:32:16] ============ [PASSED] drm_test_cmdline_invalid =============
[13:32:16] =============== drm_test_cmdline_tv_options  ===============
[13:32:16] [PASSED] NTSC
[13:32:16] [PASSED] NTSC_443
[13:32:16] [PASSED] NTSC_J
[13:32:16] [PASSED] PAL
[13:32:16] [PASSED] PAL_M
[13:32:16] [PASSED] PAL_N
[13:32:16] [PASSED] SECAM
[13:32:16] [PASSED] MONO_525
[13:32:16] [PASSED] MONO_625
[13:32:16] =========== [PASSED] drm_test_cmdline_tv_options ===========
[13:32:16] =============== [PASSED] drm_cmdline_parser ================
[13:32:16] ========== drmm_connector_hdmi_init (20 subtests) ==========
[13:32:16] [PASSED] drm_test_connector_hdmi_init_valid
[13:32:16] [PASSED] drm_test_connector_hdmi_init_bpc_8
[13:32:16] [PASSED] drm_test_connector_hdmi_init_bpc_10
[13:32:16] [PASSED] drm_test_connector_hdmi_init_bpc_12
[13:32:16] [PASSED] drm_test_connector_hdmi_init_bpc_invalid
[13:32:16] [PASSED] drm_test_connector_hdmi_init_bpc_null
[13:32:16] [PASSED] drm_test_connector_hdmi_init_formats_empty
[13:32:16] [PASSED] drm_test_connector_hdmi_init_formats_no_rgb
[13:32:16] === drm_test_connector_hdmi_init_formats_yuv420_allowed  ===
[13:32:16] [PASSED] supported_formats=0x9 yuv420_allowed=1
[13:32:16] [PASSED] supported_formats=0x9 yuv420_allowed=0
[13:32:16] [PASSED] supported_formats=0x3 yuv420_allowed=1
[13:32:16] [PASSED] supported_formats=0x3 yuv420_allowed=0
[13:32:16] === [PASSED] drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[13:32:16] [PASSED] drm_test_connector_hdmi_init_null_ddc
[13:32:16] [PASSED] drm_test_connector_hdmi_init_null_product
[13:32:16] [PASSED] drm_test_connector_hdmi_init_null_vendor
[13:32:16] [PASSED] drm_test_connector_hdmi_init_product_length_exact
[13:32:16] [PASSED] drm_test_connector_hdmi_init_product_length_too_long
[13:32:16] [PASSED] drm_test_connector_hdmi_init_product_valid
[13:32:16] [PASSED] drm_test_connector_hdmi_init_vendor_length_exact
[13:32:16] [PASSED] drm_test_connector_hdmi_init_vendor_length_too_long
[13:32:16] [PASSED] drm_test_connector_hdmi_init_vendor_valid
[13:32:16] ========= drm_test_connector_hdmi_init_type_valid  =========
[13:32:16] [PASSED] HDMI-A
[13:32:16] [PASSED] HDMI-B
[13:32:16] ===== [PASSED] drm_test_connector_hdmi_init_type_valid =====
[13:32:16] ======== drm_test_connector_hdmi_init_type_invalid  ========
[13:32:16] [PASSED] Unknown
[13:32:16] [PASSED] VGA
[13:32:16] [PASSED] DVI-I
[13:32:16] [PASSED] DVI-D
[13:32:16] [PASSED] DVI-A
[13:32:16] [PASSED] Composite
[13:32:16] [PASSED] SVIDEO
[13:32:16] [PASSED] LVDS
[13:32:16] [PASSED] Component
[13:32:16] [PASSED] DIN
[13:32:16] [PASSED] DP
[13:32:16] [PASSED] TV
[13:32:16] [PASSED] eDP
[13:32:16] [PASSED] Virtual
[13:32:16] [PASSED] DSI
[13:32:16] [PASSED] DPI
[13:32:16] [PASSED] Writeback
[13:32:16] [PASSED] SPI
[13:32:16] [PASSED] USB
[13:32:16] ==== [PASSED] drm_test_connector_hdmi_init_type_invalid ====
[13:32:16] ============ [PASSED] drmm_connector_hdmi_init =============
[13:32:16] ============= drmm_connector_init (3 subtests) =============
[13:32:16] [PASSED] drm_test_drmm_connector_init
[13:32:16] [PASSED] drm_test_drmm_connector_init_null_ddc
[13:32:16] ========= drm_test_drmm_connector_init_type_valid  =========
[13:32:16] [PASSED] Unknown
[13:32:16] [PASSED] VGA
[13:32:16] [PASSED] DVI-I
[13:32:16] [PASSED] DVI-D
[13:32:16] [PASSED] DVI-A
[13:32:16] [PASSED] Composite
[13:32:16] [PASSED] SVIDEO
[13:32:16] [PASSED] LVDS
[13:32:16] [PASSED] Component
[13:32:16] [PASSED] DIN
[13:32:16] [PASSED] DP
[13:32:16] [PASSED] HDMI-A
[13:32:16] [PASSED] HDMI-B
[13:32:16] [PASSED] TV
[13:32:16] [PASSED] eDP
[13:32:16] [PASSED] Virtual
[13:32:16] [PASSED] DSI
[13:32:16] [PASSED] DPI
[13:32:16] [PASSED] Writeback
[13:32:16] [PASSED] SPI
[13:32:16] [PASSED] USB
[13:32:16] ===== [PASSED] drm_test_drmm_connector_init_type_valid =====
[13:32:16] =============== [PASSED] drmm_connector_init ===============
[13:32:16] ========= drm_connector_dynamic_init (6 subtests) ==========
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_init
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_init_null_ddc
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_init_not_added
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_init_properties
[13:32:16] ===== drm_test_drm_connector_dynamic_init_type_valid  ======
[13:32:16] [PASSED] Unknown
[13:32:16] [PASSED] VGA
[13:32:16] [PASSED] DVI-I
[13:32:16] [PASSED] DVI-D
[13:32:16] [PASSED] DVI-A
[13:32:16] [PASSED] Composite
[13:32:16] [PASSED] SVIDEO
[13:32:16] [PASSED] LVDS
[13:32:16] [PASSED] Component
[13:32:16] [PASSED] DIN
[13:32:16] [PASSED] DP
[13:32:16] [PASSED] HDMI-A
[13:32:16] [PASSED] HDMI-B
[13:32:16] [PASSED] TV
[13:32:16] [PASSED] eDP
[13:32:16] [PASSED] Virtual
[13:32:16] [PASSED] DSI
[13:32:16] [PASSED] DPI
[13:32:16] [PASSED] Writeback
[13:32:16] [PASSED] SPI
[13:32:16] [PASSED] USB
[13:32:16] = [PASSED] drm_test_drm_connector_dynamic_init_type_valid ==
[13:32:16] ======== drm_test_drm_connector_dynamic_init_name  =========
[13:32:16] [PASSED] Unknown
[13:32:16] [PASSED] VGA
[13:32:16] [PASSED] DVI-I
[13:32:16] [PASSED] DVI-D
[13:32:16] [PASSED] DVI-A
[13:32:16] [PASSED] Composite
[13:32:16] [PASSED] SVIDEO
[13:32:16] [PASSED] LVDS
[13:32:16] [PASSED] Component
[13:32:16] [PASSED] DIN
[13:32:16] [PASSED] DP
[13:32:16] [PASSED] HDMI-A
[13:32:16] [PASSED] HDMI-B
[13:32:16] [PASSED] TV
[13:32:16] [PASSED] eDP
[13:32:16] [PASSED] Virtual
[13:32:16] [PASSED] DSI
[13:32:16] [PASSED] DPI
[13:32:16] [PASSED] Writeback
[13:32:16] [PASSED] SPI
[13:32:16] [PASSED] USB
[13:32:16] ==== [PASSED] drm_test_drm_connector_dynamic_init_name =====
[13:32:16] =========== [PASSED] drm_connector_dynamic_init ============
[13:32:16] ==== drm_connector_dynamic_register_early (4 subtests) =====
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_early_on_list
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_early_defer
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_early_no_init
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_early_no_mode_object
[13:32:16] ====== [PASSED] drm_connector_dynamic_register_early =======
[13:32:16] ======= drm_connector_dynamic_register (7 subtests) ========
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_on_list
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_no_defer
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_no_init
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_mode_object
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_sysfs
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_sysfs_name
[13:32:16] [PASSED] drm_test_drm_connector_dynamic_register_debugfs
[13:32:16] ========= [PASSED] drm_connector_dynamic_register ==========
[13:32:16] = drm_connector_attach_broadcast_rgb_property (2 subtests) =
[13:32:16] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property
[13:32:16] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property_hdmi_connector
[13:32:16] === [PASSED] drm_connector_attach_broadcast_rgb_property ===
[13:32:16] ========== drm_get_tv_mode_from_name (2 subtests) ==========
[13:32:16] ========== drm_test_get_tv_mode_from_name_valid  ===========
[13:32:16] [PASSED] NTSC
[13:32:16] [PASSED] NTSC-443
[13:32:16] [PASSED] NTSC-J
[13:32:16] [PASSED] PAL
[13:32:16] [PASSED] PAL-M
[13:32:16] [PASSED] PAL-N
[13:32:16] [PASSED] SECAM
[13:32:16] [PASSED] Mono
[13:32:16] ====== [PASSED] drm_test_get_tv_mode_from_name_valid =======
[13:32:16] [PASSED] drm_test_get_tv_mode_from_name_truncated
[13:32:16] ============ [PASSED] drm_get_tv_mode_from_name ============
[13:32:16] = drm_test_connector_hdmi_compute_mode_clock (12 subtests) =
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc_vic_1
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc_vic_1
[13:32:16] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_double
[13:32:16] = drm_test_connector_hdmi_compute_mode_clock_yuv420_valid  =
[13:32:16] [PASSED] VIC 96
[13:32:16] [PASSED] VIC 97
[13:32:16] [PASSED] VIC 101
[13:32:16] [PASSED] VIC 102
[13:32:16] [PASSED] VIC 106
[13:32:16] [PASSED] VIC 107
[13:32:16] === [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_valid ===
[13:32:16] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_10_bpc
[13:32:16] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_12_bpc
[13:32:16] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_8_bpc
[13:32:16] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_10_bpc
[13:32:16] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_12_bpc
[13:32:16] === [PASSED] drm_test_connector_hdmi_compute_mode_clock ====
[13:32:16] == drm_hdmi_connector_get_broadcast_rgb_name (2 subtests) ==
[13:32:16] === drm_test_drm_hdmi_connector_get_broadcast_rgb_name  ====
[13:32:16] [PASSED] Automatic
[13:32:16] [PASSED] Full
[13:32:16] [PASSED] Limited 16:235
[13:32:16] === [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name ===
[13:32:16] [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name_invalid
[13:32:16] ==== [PASSED] drm_hdmi_connector_get_broadcast_rgb_name ====
[13:32:16] == drm_hdmi_connector_get_output_format_name (2 subtests) ==
[13:32:16] === drm_test_drm_hdmi_connector_get_output_format_name  ====
[13:32:16] [PASSED] RGB
[13:32:16] [PASSED] YUV 4:2:0
[13:32:16] [PASSED] YUV 4:2:2
[13:32:16] [PASSED] YUV 4:4:4
[13:32:16] === [PASSED] drm_test_drm_hdmi_connector_get_output_format_name ===
[13:32:16] [PASSED] drm_test_drm_hdmi_connector_get_output_format_name_invalid
[13:32:16] ==== [PASSED] drm_hdmi_connector_get_output_format_name ====
[13:32:16] ============= drm_damage_helper (21 subtests) ==============
[13:32:16] [PASSED] drm_test_damage_iter_no_damage
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_fractional_src
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_src_moved
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_fractional_src_moved
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_not_visible
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_no_crtc
[13:32:16] [PASSED] drm_test_damage_iter_no_damage_no_fb
[13:32:16] [PASSED] drm_test_damage_iter_simple_damage
[13:32:16] [PASSED] drm_test_damage_iter_single_damage
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_intersect_src
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_outside_src
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_fractional_src
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_intersect_fractional_src
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_outside_fractional_src
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_src_moved
[13:32:16] [PASSED] drm_test_damage_iter_single_damage_fractional_src_moved
[13:32:16] [PASSED] drm_test_damage_iter_damage
[13:32:16] [PASSED] drm_test_damage_iter_damage_one_intersect
[13:32:16] [PASSED] drm_test_damage_iter_damage_one_outside
[13:32:16] [PASSED] drm_test_damage_iter_damage_src_moved
[13:32:16] [PASSED] drm_test_damage_iter_damage_not_visible
[13:32:16] ================ [PASSED] drm_damage_helper ================
[13:32:16] ============== drm_dp_mst_helper (3 subtests) ==============
[13:32:16] ============== drm_test_dp_mst_calc_pbn_mode  ==============
[13:32:16] [PASSED] Clock 154000 BPP 30 DSC disabled
[13:32:16] [PASSED] Clock 234000 BPP 30 DSC disabled
[13:32:16] [PASSED] Clock 297000 BPP 24 DSC disabled
[13:32:16] [PASSED] Clock 332880 BPP 24 DSC enabled
[13:32:16] [PASSED] Clock 324540 BPP 24 DSC enabled
[13:32:16] ========== [PASSED] drm_test_dp_mst_calc_pbn_mode ==========
[13:32:16] ============== drm_test_dp_mst_calc_pbn_div  ===============
[13:32:16] [PASSED] Link rate 2000000 lane count 4
[13:32:16] [PASSED] Link rate 2000000 lane count 2
[13:32:16] [PASSED] Link rate 2000000 lane count 1
[13:32:16] [PASSED] Link rate 1350000 lane count 4
[13:32:16] [PASSED] Link rate 1350000 lane count 2
[13:32:16] [PASSED] Link rate 1350000 lane count 1
[13:32:16] [PASSED] Link rate 1000000 lane count 4
[13:32:16] [PASSED] Link rate 1000000 lane count 2
[13:32:16] [PASSED] Link rate 1000000 lane count 1
[13:32:16] [PASSED] Link rate 810000 lane count 4
[13:32:16] [PASSED] Link rate 810000 lane count 2
[13:32:16] [PASSED] Link rate 810000 lane count 1
[13:32:16] [PASSED] Link rate 540000 lane count 4
[13:32:16] [PASSED] Link rate 540000 lane count 2
[13:32:16] [PASSED] Link rate 540000 lane count 1
[13:32:16] [PASSED] Link rate 270000 lane count 4
[13:32:16] [PASSED] Link rate 270000 lane count 2
[13:32:16] [PASSED] Link rate 270000 lane count 1
[13:32:16] [PASSED] Link rate 162000 lane count 4
[13:32:16] [PASSED] Link rate 162000 lane count 2
[13:32:16] [PASSED] Link rate 162000 lane count 1
[13:32:16] ========== [PASSED] drm_test_dp_mst_calc_pbn_div ===========
[13:32:16] ========= drm_test_dp_mst_sideband_msg_req_decode  =========
[13:32:16] [PASSED] DP_ENUM_PATH_RESOURCES with port number
[13:32:16] [PASSED] DP_POWER_UP_PHY with port number
[13:32:16] [PASSED] DP_POWER_DOWN_PHY with port number
[13:32:16] [PASSED] DP_ALLOCATE_PAYLOAD with SDP stream sinks
[13:32:16] [PASSED] DP_ALLOCATE_PAYLOAD with port number
[13:32:16] [PASSED] DP_ALLOCATE_PAYLOAD with VCPI
[13:32:16] [PASSED] DP_ALLOCATE_PAYLOAD with PBN
[13:32:16] [PASSED] DP_QUERY_PAYLOAD with port number
[13:32:16] [PASSED] DP_QUERY_PAYLOAD with VCPI
[13:32:16] [PASSED] DP_REMOTE_DPCD_READ with port number
[13:32:16] [PASSED] DP_REMOTE_DPCD_READ with DPCD address
[13:32:16] [PASSED] DP_REMOTE_DPCD_READ with max number of bytes
[13:32:16] [PASSED] DP_REMOTE_DPCD_WRITE with port number
[13:32:16] [PASSED] DP_REMOTE_DPCD_WRITE with DPCD address
[13:32:16] [PASSED] DP_REMOTE_DPCD_WRITE with data array
[13:32:16] [PASSED] DP_REMOTE_I2C_READ with port number
[13:32:16] [PASSED] DP_REMOTE_I2C_READ with I2C device ID
[13:32:16] [PASSED] DP_REMOTE_I2C_READ with transactions array
[13:32:16] [PASSED] DP_REMOTE_I2C_WRITE with port number
[13:32:16] [PASSED] DP_REMOTE_I2C_WRITE with I2C device ID
[13:32:16] [PASSED] DP_REMOTE_I2C_WRITE with data array
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream ID
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with client ID
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream event
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with valid stream event
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream behavior
[13:32:16] [PASSED] DP_QUERY_STREAM_ENC_STATUS with a valid stream behavior
[13:32:16] ===== [PASSED] drm_test_dp_mst_sideband_msg_req_decode =====
[13:32:16] ================ [PASSED] drm_dp_mst_helper ================
[13:32:16] ================== drm_exec (7 subtests) ===================
[13:32:16] [PASSED] sanitycheck
[13:32:16] [PASSED] test_lock
[13:32:16] [PASSED] test_lock_unlock
[13:32:16] [PASSED] test_duplicates
[13:32:16] [PASSED] test_prepare
[13:32:16] [PASSED] test_prepare_array
[13:32:16] [PASSED] test_multiple_loops
[13:32:16] ==================== [PASSED] drm_exec =====================
[13:32:16] =========== drm_format_helper_test (17 subtests) ===========
[13:32:16] ============== drm_test_fb_xrgb8888_to_gray8  ==============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========== [PASSED] drm_test_fb_xrgb8888_to_gray8 ==========
[13:32:16] ============= drm_test_fb_xrgb8888_to_rgb332  ==============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb332 ==========
[13:32:16] ============= drm_test_fb_xrgb8888_to_rgb565  ==============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb565 ==========
[13:32:16] ============ drm_test_fb_xrgb8888_to_xrgb1555  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_xrgb1555 =========
[13:32:16] ============ drm_test_fb_xrgb8888_to_argb1555  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_argb1555 =========
[13:32:16] ============ drm_test_fb_xrgb8888_to_rgba5551  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_rgba5551 =========
[13:32:16] ============= drm_test_fb_xrgb8888_to_rgb888  ==============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb888 ==========
[13:32:16] ============= drm_test_fb_xrgb8888_to_bgr888  ==============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========= [PASSED] drm_test_fb_xrgb8888_to_bgr888 ==========
[13:32:16] ============ drm_test_fb_xrgb8888_to_argb8888  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_argb8888 =========
[13:32:16] =========== drm_test_fb_xrgb8888_to_xrgb2101010  ===========
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======= [PASSED] drm_test_fb_xrgb8888_to_xrgb2101010 =======
[13:32:16] =========== drm_test_fb_xrgb8888_to_argb2101010  ===========
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======= [PASSED] drm_test_fb_xrgb8888_to_argb2101010 =======
[13:32:16] ============== drm_test_fb_xrgb8888_to_mono  ===============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ========== [PASSED] drm_test_fb_xrgb8888_to_mono ===========
[13:32:16] ==================== drm_test_fb_swab  =====================
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ================ [PASSED] drm_test_fb_swab =================
[13:32:16] ============ drm_test_fb_xrgb8888_to_xbgr8888  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_xbgr8888 =========
[13:32:16] ============ drm_test_fb_xrgb8888_to_abgr8888  =============
[13:32:16] [PASSED] single_pixel_source_buffer
[13:32:16] [PASSED] single_pixel_clip_rectangle
[13:32:16] [PASSED] well_known_colors
[13:32:16] [PASSED] destination_pitch
[13:32:16] ======== [PASSED] drm_test_fb_xrgb8888_to_abgr8888 =========
[13:32:16] ================= drm_test_fb_clip_offset  =================
[13:32:16] [PASSED] pass through
[13:32:16] [PASSED] horizontal offset
[13:32:16] [PASSED] vertical offset
[13:32:16] [PASSED] horizontal and vertical offset
[13:32:16] [PASSED] horizontal offset (custom pitch)
[13:32:16] [PASSED] vertical offset (custom pitch)
[13:32:16] [PASSED] horizontal and vertical offset (custom pitch)
[13:32:16] ============= [PASSED] drm_test_fb_clip_offset =============
[13:32:16] =================== drm_test_fb_memcpy  ====================
[13:32:16] [PASSED] single_pixel_source_buffer: XR24 little-endian (0x34325258)
[13:32:16] [PASSED] single_pixel_source_buffer: XRA8 little-endian (0x38415258)
[13:32:16] [PASSED] single_pixel_source_buffer: YU24 little-endian (0x34325559)
[13:32:16] [PASSED] single_pixel_clip_rectangle: XB24 little-endian (0x34324258)
[13:32:16] [PASSED] single_pixel_clip_rectangle: XRA8 little-endian (0x38415258)
[13:32:16] [PASSED] single_pixel_clip_rectangle: YU24 little-endian (0x34325559)
[13:32:16] [PASSED] well_known_colors: XB24 little-endian (0x34324258)
[13:32:16] [PASSED] well_known_colors: XRA8 little-endian (0x38415258)
[13:32:16] [PASSED] well_known_colors: YU24 little-endian (0x34325559)
[13:32:16] [PASSED] destination_pitch: XB24 little-endian (0x34324258)
[13:32:16] [PASSED] destination_pitch: XRA8 little-endian (0x38415258)
[13:32:16] [PASSED] destination_pitch: YU24 little-endian (0x34325559)
[13:32:16] =============== [PASSED] drm_test_fb_memcpy ================
[13:32:16] ============= [PASSED] drm_format_helper_test ==============
[13:32:16] ================= drm_format (18 subtests) =================
[13:32:16] [PASSED] drm_test_format_block_width_invalid
[13:32:16] [PASSED] drm_test_format_block_width_one_plane
[13:32:16] [PASSED] drm_test_format_block_width_two_plane
[13:32:16] [PASSED] drm_test_format_block_width_three_plane
[13:32:16] [PASSED] drm_test_format_block_width_tiled
[13:32:16] [PASSED] drm_test_format_block_height_invalid
[13:32:16] [PASSED] drm_test_format_block_height_one_plane
[13:32:16] [PASSED] drm_test_format_block_height_two_plane
[13:32:16] [PASSED] drm_test_format_block_height_three_plane
[13:32:16] [PASSED] drm_test_format_block_height_tiled
[13:32:16] [PASSED] drm_test_format_min_pitch_invalid
[13:32:16] [PASSED] drm_test_format_min_pitch_one_plane_8bpp
[13:32:16] [PASSED] drm_test_format_min_pitch_one_plane_16bpp
[13:32:16] [PASSED] drm_test_format_min_pitch_one_plane_24bpp
[13:32:16] [PASSED] drm_test_format_min_pitch_one_plane_32bpp
[13:32:16] [PASSED] drm_test_format_min_pitch_two_plane
[13:32:16] [PASSED] drm_test_format_min_pitch_three_plane_8bpp
[13:32:16] [PASSED] drm_test_format_min_pitch_tiled
[13:32:16] =================== [PASSED] drm_format ====================
[13:32:16] ============== drm_framebuffer (10 subtests) ===============
[13:32:16] ========== drm_test_framebuffer_check_src_coords  ==========
[13:32:16] [PASSED] Success: source fits into fb
[13:32:16] [PASSED] Fail: overflowing fb with x-axis coordinate
[13:32:16] [PASSED] Fail: overflowing fb with y-axis coordinate
[13:32:16] [PASSED] Fail: overflowing fb with source width
[13:32:16] [PASSED] Fail: overflowing fb with source height
[13:32:16] ====== [PASSED] drm_test_framebuffer_check_src_coords ======
[13:32:16] [PASSED] drm_test_framebuffer_cleanup
[13:32:16] =============== drm_test_framebuffer_create  ===============
[13:32:16] [PASSED] ABGR8888 normal sizes
[13:32:16] [PASSED] ABGR8888 max sizes
[13:32:16] [PASSED] ABGR8888 pitch greater than min required
[13:32:16] [PASSED] ABGR8888 pitch less than min required
[13:32:16] [PASSED] ABGR8888 Invalid width
[13:32:16] [PASSED] ABGR8888 Invalid buffer handle
[13:32:16] [PASSED] No pixel format
[13:32:16] [PASSED] ABGR8888 Width 0
[13:32:16] [PASSED] ABGR8888 Height 0
[13:32:16] [PASSED] ABGR8888 Out of bound height * pitch combination
[13:32:16] [PASSED] ABGR8888 Large buffer offset
[13:32:16] [PASSED] ABGR8888 Buffer offset for inexistent plane
[13:32:16] [PASSED] ABGR8888 Invalid flag
[13:32:16] [PASSED] ABGR8888 Set DRM_MODE_FB_MODIFIERS without modifiers
[13:32:16] [PASSED] ABGR8888 Valid buffer modifier
[13:32:16] [PASSED] ABGR8888 Invalid buffer modifier(DRM_FORMAT_MOD_SAMSUNG_64_32_TILE)
[13:32:16] [PASSED] ABGR8888 Extra pitches without DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] ABGR8888 Extra pitches with DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] NV12 Normal sizes
[13:32:16] [PASSED] NV12 Max sizes
[13:32:16] [PASSED] NV12 Invalid pitch
[13:32:16] [PASSED] NV12 Invalid modifier/missing DRM_MODE_FB_MODIFIERS flag
[13:32:16] [PASSED] NV12 different  modifier per-plane
[13:32:16] [PASSED] NV12 with DRM_FORMAT_MOD_SAMSUNG_64_32_TILE
[13:32:16] [PASSED] NV12 Valid modifiers without DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] NV12 Modifier for inexistent plane
[13:32:16] [PASSED] NV12 Handle for inexistent plane
[13:32:16] [PASSED] NV12 Handle for inexistent plane without DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] YVU420 DRM_MODE_FB_MODIFIERS set without modifier
[13:32:16] [PASSED] YVU420 Normal sizes
[13:32:16] [PASSED] YVU420 Max sizes
[13:32:16] [PASSED] YVU420 Invalid pitch
[13:32:16] [PASSED] YVU420 Different pitches
[13:32:16] [PASSED] YVU420 Different buffer offsets/pitches
[13:32:16] [PASSED] YVU420 Modifier set just for plane 0, without DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] YVU420 Modifier set just for planes 0, 1, without DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] YVU420 Modifier set just for plane 0, 1, with DRM_MODE_FB_MODIFIERS
[13:32:16] [PASSED] YVU420 Valid modifier
[13:32:16] [PASSED] YVU420 Different modifiers per plane
[13:32:16] [PASSED] YVU420 Modifier for inexistent plane
[13:32:16] [PASSED] YUV420_10BIT Invalid modifier(DRM_FORMAT_MOD_LINEAR)
[13:32:16] [PASSED] X0L2 Normal sizes
[13:32:16] [PASSED] X0L2 Max sizes
[13:32:16] [PASSED] X0L2 Invalid pitch
[13:32:16] [PASSED] X0L2 Pitch greater than minimum required
[13:32:16] [PASSED] X0L2 Handle for inexistent plane
[13:32:16] [PASSED] X0L2 Offset for inexistent plane, without DRM_MODE_FB_MODIFIERS set
[13:32:16] [PASSED] X0L2 Modifier without DRM_MODE_FB_MODIFIERS set
[13:32:16] [PASSED] X0L2 Valid modifier
[13:32:16] [PASSED] X0L2 Modifier for inexistent plane
[13:32:16] =========== [PASSED] drm_test_framebuffer_create ===========
[13:32:16] [PASSED] drm_test_framebuffer_free
[13:32:16] [PASSED] drm_test_framebuffer_init
[13:32:16] [PASSED] drm_test_framebuffer_init_bad_format
[13:32:16] [PASSED] drm_test_framebuffer_init_dev_mismatch
[13:32:16] [PASSED] drm_test_framebuffer_lookup
[13:32:16] [PASSED] drm_test_framebuffer_lookup_inexistent
[13:32:16] [PASSED] drm_test_framebuffer_modifiers_not_supported
[13:32:16] ================= [PASSED] drm_framebuffer =================
[13:32:16] ================ drm_gem_shmem (8 subtests) ================
[13:32:16] [PASSED] drm_gem_shmem_test_obj_create
[13:32:16] [PASSED] drm_gem_shmem_test_obj_create_private
[13:32:16] [PASSED] drm_gem_shmem_test_pin_pages
[13:32:16] [PASSED] drm_gem_shmem_test_vmap
[13:32:16] [PASSED] drm_gem_shmem_test_get_pages_sgt
[13:32:16] [PASSED] drm_gem_shmem_test_get_sg_table
[13:32:16] [PASSED] drm_gem_shmem_test_madvise
[13:32:16] [PASSED] drm_gem_shmem_test_purge
[13:32:16] ================== [PASSED] drm_gem_shmem ==================
[13:32:16] === drm_atomic_helper_connector_hdmi_check (27 subtests) ===
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode_vic_1
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode_vic_1
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode_vic_1
[13:32:16] ====== drm_test_check_broadcast_rgb_cea_mode_yuv420  =======
[13:32:16] [PASSED] Automatic
[13:32:16] [PASSED] Full
[13:32:16] [PASSED] Limited 16:235
[13:32:16] == [PASSED] drm_test_check_broadcast_rgb_cea_mode_yuv420 ===
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_changed
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_not_changed
[13:32:16] [PASSED] drm_test_check_disable_connector
[13:32:16] [PASSED] drm_test_check_hdmi_funcs_reject_rate
[13:32:16] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_rgb
[13:32:16] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_yuv420
[13:32:16] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv422
[13:32:16] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv420
[13:32:16] [PASSED] drm_test_check_driver_unsupported_fallback_yuv420
[13:32:16] [PASSED] drm_test_check_output_bpc_crtc_mode_changed
[13:32:16] [PASSED] drm_test_check_output_bpc_crtc_mode_not_changed
[13:32:16] [PASSED] drm_test_check_output_bpc_dvi
[13:32:16] [PASSED] drm_test_check_output_bpc_format_vic_1
[13:32:16] [PASSED] drm_test_check_output_bpc_format_display_8bpc_only
[13:32:16] [PASSED] drm_test_check_output_bpc_format_display_rgb_only
[13:32:16] [PASSED] drm_test_check_output_bpc_format_driver_8bpc_only
[13:32:16] [PASSED] drm_test_check_output_bpc_format_driver_rgb_only
[13:32:16] [PASSED] drm_test_check_tmds_char_rate_rgb_8bpc
[13:32:16] [PASSED] drm_test_check_tmds_char_rate_rgb_10bpc
[13:32:16] [PASSED] drm_test_check_tmds_char_rate_rgb_12bpc
[13:32:16] ===== [PASSED] drm_atomic_helper_connector_hdmi_check ======
[13:32:16] === drm_atomic_helper_connector_hdmi_reset (6 subtests) ====
[13:32:16] [PASSED] drm_test_check_broadcast_rgb_value
[13:32:16] [PASSED] drm_test_check_bpc_8_value
[13:32:16] [PASSED] drm_test_check_bpc_10_value
[13:32:16] [PASSED] drm_test_check_bpc_12_value
[13:32:16] [PASSED] drm_test_check_format_value
[13:32:16] [PASSED] drm_test_check_tmds_char_value
[13:32:16] ===== [PASSED] drm_atomic_helper_connector_hdmi_reset ======
[13:32:16] = drm_atomic_helper_connector_hdmi_mode_valid (4 subtests) =
[13:32:16] [PASSED] drm_test_check_mode_valid
[13:32:16] [PASSED] drm_test_check_mode_valid_reject
[13:32:16] [PASSED] drm_test_check_mode_valid_reject_rate
[13:32:16] [PASSED] drm_test_check_mode_valid_reject_max_clock
[13:32:16] === [PASSED] drm_atomic_helper_connector_hdmi_mode_valid ===
[13:32:16] ================= drm_managed (2 subtests) =================
[13:32:16] [PASSED] drm_test_managed_release_action
[13:32:16] [PASSED] drm_test_managed_run_action
[13:32:16] =================== [PASSED] drm_managed ===================
[13:32:16] =================== drm_mm (6 subtests) ====================
[13:32:16] [PASSED] drm_test_mm_init
[13:32:16] [PASSED] drm_test_mm_debug
[13:32:16] [PASSED] drm_test_mm_align32
[13:32:16] [PASSED] drm_test_mm_align64
[13:32:16] [PASSED] drm_test_mm_lowest
[13:32:16] [PASSED] drm_test_mm_highest
[13:32:16] ===================== [PASSED] drm_mm ======================
[13:32:16] ============= drm_modes_analog_tv (5 subtests) =============
[13:32:16] [PASSED] drm_test_modes_analog_tv_mono_576i
[13:32:16] [PASSED] drm_test_modes_analog_tv_ntsc_480i
[13:32:16] [PASSED] drm_test_modes_analog_tv_ntsc_480i_inlined
[13:32:16] [PASSED] drm_test_modes_analog_tv_pal_576i
[13:32:16] [PASSED] drm_test_modes_analog_tv_pal_576i_inlined
[13:32:16] =============== [PASSED] drm_modes_analog_tv ===============
[13:32:16] ============== drm_plane_helper (2 subtests) ===============
[13:32:16] =============== drm_test_check_plane_state  ================
[13:32:16] [PASSED] clipping_simple
[13:32:16] [PASSED] clipping_rotate_reflect
[13:32:16] [PASSED] positioning_simple
[13:32:16] [PASSED] upscaling
[13:32:16] [PASSED] downscaling
[13:32:16] [PASSED] rounding1
[13:32:16] [PASSED] rounding2
[13:32:16] [PASSED] rounding3
[13:32:16] [PASSED] rounding4
[13:32:16] =========== [PASSED] drm_test_check_plane_state ============
[13:32:16] =========== drm_test_check_invalid_plane_state  ============
[13:32:16] [PASSED] positioning_invalid
[13:32:16] [PASSED] upscaling_invalid
[13:32:16] [PASSED] downscaling_invalid
[13:32:16] ======= [PASSED] drm_test_check_invalid_plane_state ========
[13:32:16] ================ [PASSED] drm_plane_helper =================
[13:32:16] ====== drm_connector_helper_tv_get_modes (1 subtest) =======
[13:32:16] ====== drm_test_connector_helper_tv_get_modes_check  =======
[13:32:16] [PASSED] None
[13:32:16] [PASSED] PAL
[13:32:16] [PASSED] NTSC
[13:32:16] [PASSED] Both, NTSC Default
[13:32:16] [PASSED] Both, PAL Default
[13:32:16] [PASSED] Both, NTSC Default, with PAL on command-line
[13:32:16] [PASSED] Both, PAL Default, with NTSC on command-line
[13:32:16] == [PASSED] drm_test_connector_helper_tv_get_modes_check ===
[13:32:16] ======== [PASSED] drm_connector_helper_tv_get_modes ========
[13:32:16] ================== drm_rect (9 subtests) ===================
[13:32:16] [PASSED] drm_test_rect_clip_scaled_div_by_zero
[13:32:16] [PASSED] drm_test_rect_clip_scaled_not_clipped
[13:32:16] [PASSED] drm_test_rect_clip_scaled_clipped
[13:32:16] [PASSED] drm_test_rect_clip_scaled_signed_vs_unsigned
[13:32:16] ================= drm_test_rect_intersect  =================
[13:32:16] [PASSED] top-left x bottom-right: 2x2+1+1 x 2x2+0+0
[13:32:16] [PASSED] top-right x bottom-left: 2x2+0+0 x 2x2+1-1
[13:32:16] [PASSED] bottom-left x top-right: 2x2+1-1 x 2x2+0+0
[13:32:16] [PASSED] bottom-right x top-left: 2x2+0+0 x 2x2+1+1
[13:32:16] [PASSED] right x left: 2x1+0+0 x 3x1+1+0
[13:32:16] [PASSED] left x right: 3x1+1+0 x 2x1+0+0
[13:32:16] [PASSED] up x bottom: 1x2+0+0 x 1x3+0-1
[13:32:16] [PASSED] bottom x up: 1x3+0-1 x 1x2+0+0
[13:32:16] [PASSED] touching corner: 1x1+0+0 x 2x2+1+1
[13:32:16] [PASSED] touching side: 1x1+0+0 x 1x1+1+0
[13:32:16] [PASSED] equal rects: 2x2+0+0 x 2x2+0+0
[13:32:16] [PASSED] inside another: 2x2+0+0 x 1x1+1+1
[13:32:16] [PASSED] far away: 1x1+0+0 x 1x1+3+6
[13:32:16] [PASSED] points intersecting: 0x0+5+10 x 0x0+5+10
[13:32:16] [PASSED] points not intersecting: 0x0+0+0 x 0x0+5+10
[13:32:16] ============= [PASSED] drm_test_rect_intersect =============
[13:32:16] ================ drm_test_rect_calc_hscale  ================
[13:32:16] [PASSED] normal use
[13:32:16] [PASSED] out of max range
[13:32:16] [PASSED] out of min range
[13:32:16] [PASSED] zero dst
[13:32:16] [PASSED] negative src
[13:32:16] [PASSED] negative dst
[13:32:16] ============ [PASSED] drm_test_rect_calc_hscale ============
[13:32:16] ================ drm_test_rect_calc_vscale  ================
[13:32:16] [PASSED] normal use
[13:32:16] [PASSED] out of max range
[13:32:16] [PASSED] out of min range
[13:32:16] [PASSED] zero dst
[13:32:16] [PASSED] negative src
stty: 'standard input': Inappropriate ioctl for device
[13:32:16] [PASSED] negative dst
[13:32:16] ============ [PASSED] drm_test_rect_calc_vscale ============
[13:32:16] ================== drm_test_rect_rotate  ===================
[13:32:16] [PASSED] reflect-x
[13:32:16] [PASSED] reflect-y
[13:32:16] [PASSED] rotate-0
[13:32:16] [PASSED] rotate-90
[13:32:16] [PASSED] rotate-180
[13:32:16] [PASSED] rotate-270
[13:32:16] ============== [PASSED] drm_test_rect_rotate ===============
[13:32:16] ================ drm_test_rect_rotate_inv  =================
[13:32:16] [PASSED] reflect-x
[13:32:16] [PASSED] reflect-y
[13:32:16] [PASSED] rotate-0
[13:32:16] [PASSED] rotate-90
[13:32:16] [PASSED] rotate-180
[13:32:16] [PASSED] rotate-270
[13:32:16] ============ [PASSED] drm_test_rect_rotate_inv =============
[13:32:16] ==================== [PASSED] drm_rect =====================
[13:32:16] ============ drm_sysfb_modeset_test (1 subtest) ============
[13:32:16] ============ drm_test_sysfb_build_fourcc_list  =============
[13:32:16] [PASSED] no native formats
[13:32:16] [PASSED] XRGB8888 as native format
[13:32:16] [PASSED] remove duplicates
[13:32:16] [PASSED] convert alpha formats
[13:32:16] [PASSED] random formats
[13:32:16] ======== [PASSED] drm_test_sysfb_build_fourcc_list =========
[13:32:16] ============= [PASSED] drm_sysfb_modeset_test ==============
[13:32:16] ============================================================
[13:32:16] Testing complete. Ran 621 tests: passed: 621
[13:32:16] Elapsed time: 25.454s total, 1.749s configuring, 23.539s building, 0.154s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/ttm/tests/.kunitconfig
[13:32:16] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[13:32:18] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[13:32:27] Starting KUnit Kernel (1/1)...
[13:32:27] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[13:32:27] ================= ttm_device (5 subtests) ==================
[13:32:27] [PASSED] ttm_device_init_basic
[13:32:27] [PASSED] ttm_device_init_multiple
[13:32:27] [PASSED] ttm_device_fini_basic
[13:32:27] [PASSED] ttm_device_init_no_vma_man
[13:32:27] ================== ttm_device_init_pools  ==================
[13:32:27] [PASSED] No DMA allocations, no DMA32 required
[13:32:27] [PASSED] DMA allocations, DMA32 required
[13:32:27] [PASSED] No DMA allocations, DMA32 required
[13:32:27] [PASSED] DMA allocations, no DMA32 required
[13:32:27] ============== [PASSED] ttm_device_init_pools ==============
[13:32:27] =================== [PASSED] ttm_device ====================
[13:32:27] ================== ttm_pool (8 subtests) ===================
[13:32:27] ================== ttm_pool_alloc_basic  ===================
[13:32:27] [PASSED] One page
[13:32:27] [PASSED] More than one page
[13:32:27] [PASSED] Above the allocation limit
[13:32:27] [PASSED] One page, with coherent DMA mappings enabled
[13:32:27] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[13:32:27] ============== [PASSED] ttm_pool_alloc_basic ===============
[13:32:27] ============== ttm_pool_alloc_basic_dma_addr  ==============
[13:32:27] [PASSED] One page
[13:32:27] [PASSED] More than one page
[13:32:27] [PASSED] Above the allocation limit
[13:32:27] [PASSED] One page, with coherent DMA mappings enabled
[13:32:27] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[13:32:27] ========== [PASSED] ttm_pool_alloc_basic_dma_addr ==========
[13:32:27] [PASSED] ttm_pool_alloc_order_caching_match
[13:32:27] [PASSED] ttm_pool_alloc_caching_mismatch
[13:32:27] [PASSED] ttm_pool_alloc_order_mismatch
[13:32:27] [PASSED] ttm_pool_free_dma_alloc
[13:32:27] [PASSED] ttm_pool_free_no_dma_alloc
[13:32:27] [PASSED] ttm_pool_fini_basic
[13:32:27] ==================== [PASSED] ttm_pool =====================
[13:32:27] ================ ttm_resource (8 subtests) =================
[13:32:27] ================= ttm_resource_init_basic  =================
[13:32:27] [PASSED] Init resource in TTM_PL_SYSTEM
[13:32:27] [PASSED] Init resource in TTM_PL_VRAM
[13:32:27] [PASSED] Init resource in a private placement
[13:32:27] [PASSED] Init resource in TTM_PL_SYSTEM, set placement flags
[13:32:27] ============= [PASSED] ttm_resource_init_basic =============
[13:32:27] [PASSED] ttm_resource_init_pinned
[13:32:27] [PASSED] ttm_resource_fini_basic
[13:32:27] [PASSED] ttm_resource_manager_init_basic
[13:32:27] [PASSED] ttm_resource_manager_usage_basic
[13:32:27] [PASSED] ttm_resource_manager_set_used_basic
[13:32:27] [PASSED] ttm_sys_man_alloc_basic
[13:32:27] [PASSED] ttm_sys_man_free_basic
[13:32:27] ================== [PASSED] ttm_resource ===================
[13:32:27] =================== ttm_tt (15 subtests) ===================
[13:32:27] ==================== ttm_tt_init_basic  ====================
[13:32:27] [PASSED] Page-aligned size
[13:32:27] [PASSED] Extra pages requested
[13:32:27] ================ [PASSED] ttm_tt_init_basic ================
[13:32:27] [PASSED] ttm_tt_init_misaligned
[13:32:27] [PASSED] ttm_tt_fini_basic
[13:32:27] [PASSED] ttm_tt_fini_sg
[13:32:27] [PASSED] ttm_tt_fini_shmem
[13:32:27] [PASSED] ttm_tt_create_basic
[13:32:27] [PASSED] ttm_tt_create_invalid_bo_type
[13:32:27] [PASSED] ttm_tt_create_ttm_exists
[13:32:27] [PASSED] ttm_tt_create_failed
[13:32:27] [PASSED] ttm_tt_destroy_basic
[13:32:27] [PASSED] ttm_tt_populate_null_ttm
[13:32:27] [PASSED] ttm_tt_populate_populated_ttm
[13:32:27] [PASSED] ttm_tt_unpopulate_basic
[13:32:27] [PASSED] ttm_tt_unpopulate_empty_ttm
[13:32:27] [PASSED] ttm_tt_swapin_basic
[13:32:27] ===================== [PASSED] ttm_tt ======================
[13:32:27] =================== ttm_bo (14 subtests) ===================
[13:32:27] =========== ttm_bo_reserve_optimistic_no_ticket  ===========
[13:32:27] [PASSED] Cannot be interrupted and sleeps
[13:32:27] [PASSED] Cannot be interrupted, locks straight away
[13:32:27] [PASSED] Can be interrupted, sleeps
[13:32:27] ======= [PASSED] ttm_bo_reserve_optimistic_no_ticket =======
[13:32:27] [PASSED] ttm_bo_reserve_locked_no_sleep
[13:32:27] [PASSED] ttm_bo_reserve_no_wait_ticket
[13:32:27] [PASSED] ttm_bo_reserve_double_resv
[13:32:27] [PASSED] ttm_bo_reserve_interrupted
[13:32:27] [PASSED] ttm_bo_reserve_deadlock
[13:32:27] [PASSED] ttm_bo_unreserve_basic
[13:32:27] [PASSED] ttm_bo_unreserve_pinned
[13:32:27] [PASSED] ttm_bo_unreserve_bulk
[13:32:27] [PASSED] ttm_bo_fini_basic
[13:32:27] [PASSED] ttm_bo_fini_shared_resv
[13:32:27] [PASSED] ttm_bo_pin_basic
[13:32:27] [PASSED] ttm_bo_pin_unpin_resource
[13:32:27] [PASSED] ttm_bo_multiple_pin_one_unpin
[13:32:27] ===================== [PASSED] ttm_bo ======================
[13:32:27] ============== ttm_bo_validate (21 subtests) ===============
[13:32:27] ============== ttm_bo_init_reserved_sys_man  ===============
[13:32:27] [PASSED] Buffer object for userspace
[13:32:27] [PASSED] Kernel buffer object
[13:32:27] [PASSED] Shared buffer object
[13:32:27] ========== [PASSED] ttm_bo_init_reserved_sys_man ===========
[13:32:27] ============== ttm_bo_init_reserved_mock_man  ==============
[13:32:27] [PASSED] Buffer object for userspace
[13:32:27] [PASSED] Kernel buffer object
[13:32:27] [PASSED] Shared buffer object
[13:32:27] ========== [PASSED] ttm_bo_init_reserved_mock_man ==========
[13:32:27] [PASSED] ttm_bo_init_reserved_resv
[13:32:27] ================== ttm_bo_validate_basic  ==================
[13:32:27] [PASSED] Buffer object for userspace
[13:32:27] [PASSED] Kernel buffer object
[13:32:27] [PASSED] Shared buffer object
[13:32:27] ============== [PASSED] ttm_bo_validate_basic ==============
[13:32:27] [PASSED] ttm_bo_validate_invalid_placement
[13:32:27] ============= ttm_bo_validate_same_placement  ==============
[13:32:27] [PASSED] System manager
[13:32:27] [PASSED] VRAM manager
[13:32:27] ========= [PASSED] ttm_bo_validate_same_placement ==========
[13:32:27] [PASSED] ttm_bo_validate_failed_alloc
[13:32:27] [PASSED] ttm_bo_validate_pinned
[13:32:27] [PASSED] ttm_bo_validate_busy_placement
[13:32:27] ================ ttm_bo_validate_multihop  =================
[13:32:27] [PASSED] Buffer object for userspace
[13:32:27] [PASSED] Kernel buffer object
[13:32:27] [PASSED] Shared buffer object
[13:32:27] ============ [PASSED] ttm_bo_validate_multihop =============
[13:32:27] ========== ttm_bo_validate_no_placement_signaled  ==========
[13:32:27] [PASSED] Buffer object in system domain, no page vector
[13:32:27] [PASSED] Buffer object in system domain with an existing page vector
[13:32:27] ====== [PASSED] ttm_bo_validate_no_placement_signaled ======
[13:32:27] ======== ttm_bo_validate_no_placement_not_signaled  ========
[13:32:27] [PASSED] Buffer object for userspace
[13:32:27] [PASSED] Kernel buffer object
[13:32:27] [PASSED] Shared buffer object
[13:32:27] ==== [PASSED] ttm_bo_validate_no_placement_not_signaled ====
[13:32:27] [PASSED] ttm_bo_validate_move_fence_signaled
[13:32:27] ========= ttm_bo_validate_move_fence_not_signaled  =========
[13:32:27] [PASSED] Waits for GPU
[13:32:27] [PASSED] Tries to lock straight away
[13:32:27] ===== [PASSED] ttm_bo_validate_move_fence_not_signaled =====
[13:32:27] [PASSED] ttm_bo_validate_happy_evict
[13:32:27] [PASSED] ttm_bo_validate_all_pinned_evict
[13:32:27] [PASSED] ttm_bo_validate_allowed_only_evict
[13:32:27] [PASSED] ttm_bo_validate_deleted_evict
[13:32:27] [PASSED] ttm_bo_validate_busy_domain_evict
[13:32:27] [PASSED] ttm_bo_validate_evict_gutting
[13:32:27] [PASSED] ttm_bo_validate_recrusive_evict
stty: 'standard input': Inappropriate ioctl for device
[13:32:27] ================= [PASSED] ttm_bo_validate =================
[13:32:27] ============================================================
[13:32:27] Testing complete. Ran 101 tests: passed: 101
[13:32:27] Elapsed time: 11.241s total, 1.715s configuring, 9.310s building, 0.184s running

+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel



^ permalink raw reply	[flat|nested] 23+ messages in thread

* ✗ CI.checksparse: warning for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (9 preceding siblings ...)
  2025-09-23 13:32 ` ✓ CI.KUnit: success for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2) Patchwork
@ 2025-09-23 13:47 ` Patchwork
  2025-09-23 14:16 ` ✓ Xe.CI.BAT: success " Patchwork
  2025-09-23 15:48 ` ✗ Xe.CI.Full: failure " Patchwork
  12 siblings, 0 replies; 23+ messages in thread
From: Patchwork @ 2025-09-23 13:47 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-xe

== Series Details ==

Series: Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
URL   : https://patchwork.freedesktop.org/series/154809/
State : warning

== Summary ==

+ trap cleanup EXIT
+ KERNEL=/kernel
+ MT=/root/linux/maintainer-tools
+ git clone https://gitlab.freedesktop.org/drm/maintainer-tools /root/linux/maintainer-tools
Cloning into '/root/linux/maintainer-tools'...
warning: redirecting to https://gitlab.freedesktop.org/drm/maintainer-tools.git/
+ make -C /root/linux/maintainer-tools
make: Entering directory '/root/linux/maintainer-tools'
cc -O2 -g -Wextra -o remap-log remap-log.c
make: Leaving directory '/root/linux/maintainer-tools'
+ cd /kernel
+ git config --global --add safe.directory /kernel
+ /root/linux/maintainer-tools/dim sparse --fast c1c213674df7fbe8d0e972a7c70fb40f601a32a8
Sparse version: 0.6.4 (Ubuntu: 0.6.4-4ubuntu3)
Fast mode used, each commit won't be checked separately.
-
+drivers/gpu/drm/i915/display/intel_alpm.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_cdclk.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_ddi.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2026:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2039:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2039:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_display_types.h:2039:24: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/display/intel_hdcp.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_hotplug.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_pps.c: note: in included file:
+drivers/gpu/drm/i915/display/intel_psr.c: note: in included file:
+drivers/gpu/drm/i915/gt/intel_reset.c:1569:12: warning: context imbalance in '_intel_gt_reset_lock' - different lock contexts for basic block
+drivers/gpu/drm/i915/gt/intel_sseu.c:598:17: error: too long token expansion
+drivers/gpu/drm/i915/i915_active.c:1062:16: warning: context imbalance in '__i915_active_fence_set' - different lock contexts for basic block
+drivers/gpu/drm/i915/i915_drm_client.c:92:9: error: incompatible types in comparison expression (different address spaces):
+drivers/gpu/drm/i915/i915_drm_client.c:92:9: error: incompatible types in comparison expression (different address spaces):
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    expected struct list_head const *list
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    got struct list_head [noderef] __rcu *pos
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    struct list_head *
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    struct list_head *
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    struct list_head [noderef] __rcu *
+drivers/gpu/drm/i915/i915_drm_client.c:92:9:    struct list_head [noderef] __rcu *
+drivers/gpu/drm/i915/i915_drm_client.c:92:9: warning: incorrect type in argument 1 (different address spaces)
+drivers/gpu/drm/i915/i915_gpu_error.c:692:3: warning: symbol 'guc_hw_reg_state' was not declared. Should it be static?
+drivers/gpu/drm/i915/i915_irq.c:486:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:486:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:494:16: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:494:16: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:499:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:499:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:499:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:537:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:537:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:545:16: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:545:16: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:550:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:550:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:550:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:594:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:594:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:597:15: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:597:15: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:601:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:601:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:608:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:608:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:608:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/i915_irq.c:608:9: warning: unreplaced symbol '<noident>'
+drivers/gpu/drm/i915/intel_uncore.c:1928:1: warning: context imbalance in 'fwtable_read8' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1929:1: warning: context imbalance in 'fwtable_read16' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1930:1: warning: context imbalance in 'fwtable_read32' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1931:1: warning: context imbalance in 'fwtable_read64' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1996:1: warning: context imbalance in 'gen6_write8' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1997:1: warning: context imbalance in 'gen6_write16' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:1998:1: warning: context imbalance in 'gen6_write32' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:2018:1: warning: context imbalance in 'fwtable_write8' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:2019:1: warning: context imbalance in 'fwtable_write16' - unexpected unlock
+drivers/gpu/drm/i915/intel_uncore.c:2020:1: warning: context imbalance in 'fwtable_write32' - unexpected unlock
+drivers/gpu/drm/i915/intel_wakeref.c:146:19: warning: context imbalance in 'wakeref_auto_timeout' - unexpected unlock

+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel



^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state
  2025-09-23 13:10 ` [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state Ankit Nautiyal
@ 2025-09-23 14:11   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 14:11 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:36PM +0530, Ankit Nautiyal wrote:
> 'Set context latency' (SCL, Window W2) is defined as the number of lines
> before the double buffering point, which are required to complete
> programming of the registers, typically when DSB is used to program the
> display registers.
> 
> Since we are not using this window for programming the registers, this
> is mostly set to 0, unless there is a requirement for few cases related
> to PSR/PR where the 'set context latency' should be at least 1.
> 
> Currently we are using the 'set context latency' (if required) implicitly
> by moving the vblank start by the required amount and then measuring the
> delay i.e. the difference between undelayed vblank start and delayed vblank
> start.
> 
> Since our guardband matches the vblank length, this was not a problem as
> the difference between the undelayed vblank and delayed vblank was at
> the most equal to the 'set context latency' lines.
> 
> However, if we want to optimize the guardband, the difference between the
> undelayed and the delayed vblank will be large and we cannot use this
> difference as the 'set context latency' lines.
> 
> To make way for this optimization of guardband, formally introduce the
> 'set context latency' or SCL and track it as a new member
> `set_context_latency` of the structure intel_crtc_state.
> 
> Eventually, all references of vblank delay where we mean to use set
> context latency will be replaced by this new `set_context_latency`
> member.
> 
> Note: for TGL the TRANS_SET_CONTEXT_LATENCY doesn't exist to account for
> the SCL. However, the VBLANK_START-VACTIVE diffence plays an identical role
> here ie. it can be used to create the SCL window ahead of the undelayed
> vblank.
> 
> While readback there is no specific register to read out the SCL, so use
> the difference between vblank start and vactive to populate the new
> member for TGL.
> 
> v2:
> - Use u16 for set_context_latency. (Ville)
> - s/vblank_delay/set_context_latency. (Ville)
> - Meld the changes for TGL with this change. (Ville)
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  .../drm/i915/display/intel_crtc_state_dump.c  |  5 +-
>  drivers/gpu/drm/i915/display/intel_display.c  | 53 ++++++++++++-------
>  .../drm/i915/display/intel_display_types.h    |  3 ++
>  3 files changed, 41 insertions(+), 20 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c b/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
> index 0c7f91046996..a14bcda4446c 100644
> --- a/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
> +++ b/drivers/gpu/drm/i915/display/intel_crtc_state_dump.c
> @@ -289,10 +289,11 @@ void intel_crtc_state_dump(const struct intel_crtc_state *pipe_config,
>  	drm_printf(&p, "scanline offset: %d\n",
>  		   intel_crtc_scanline_offset(pipe_config));
>  
> -	drm_printf(&p, "vblank delay: %d, framestart delay: %d, MSA timing delay: %d\n",
> +	drm_printf(&p, "vblank delay: %d, framestart delay: %d, MSA timing delay: %d set context latency: %d\n",
>  		   pipe_config->hw.adjusted_mode.crtc_vblank_start -
>  		   pipe_config->hw.adjusted_mode.crtc_vdisplay,
> -		   pipe_config->framestart_delay, pipe_config->msa_timing_delay);
> +		   pipe_config->framestart_delay, pipe_config->msa_timing_delay,
> +		   pipe_config->set_context_latency);
>  
>  	drm_printf(&p, "vrr: %s, fixed rr: %s, vmin: %d, vmax: %d, flipline: %d, pipeline full: %d, guardband: %d vsync start: %d, vsync end: %d\n",
>  		   str_yes_no(pipe_config->vrr.enable),
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
> index 679c2a9baaee..aceafe4478d9 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -2361,39 +2361,44 @@ static int intel_crtc_compute_pipe_mode(struct intel_crtc_state *crtc_state)
>  	return 0;
>  }
>  
> -static int intel_crtc_vblank_delay(const struct intel_crtc_state *crtc_state)
> +static int intel_crtc_set_context_latency(struct intel_crtc_state *crtc_state)
>  {
>  	struct intel_display *display = to_intel_display(crtc_state);
> -	int vblank_delay = 0;
> +	int set_context_latency = 0;
>  
>  	if (!HAS_DSB(display))
>  		return 0;
>  
> -	vblank_delay = max(vblank_delay, intel_psr_min_set_context_latency(crtc_state));
> +	set_context_latency = max(set_context_latency,
> +				  intel_psr_min_set_context_latency(crtc_state));
>  
> -	return vblank_delay;
> +	return set_context_latency;
>  }
>  
> -static int intel_crtc_compute_vblank_delay(struct intel_atomic_state *state,
> -					   struct intel_crtc *crtc)
> +static int intel_crtc_compute_set_context_latency(struct intel_atomic_state *state,
> +						  struct intel_crtc *crtc)
>  {
>  	struct intel_display *display = to_intel_display(state);
>  	struct intel_crtc_state *crtc_state =
>  		intel_atomic_get_new_crtc_state(state, crtc);
>  	struct drm_display_mode *adjusted_mode =
>  		&crtc_state->hw.adjusted_mode;
> -	int vblank_delay, max_vblank_delay;
> +	int set_context_latency, max_vblank_delay;
> +
> +	set_context_latency = intel_crtc_set_context_latency(crtc_state);
>  
> -	vblank_delay = intel_crtc_vblank_delay(crtc_state);
>  	max_vblank_delay = adjusted_mode->crtc_vblank_end - adjusted_mode->crtc_vblank_start - 1;
>  
> -	if (vblank_delay > max_vblank_delay) {
> -		drm_dbg_kms(display->drm, "[CRTC:%d:%s] vblank delay (%d) exceeds max (%d)\n",
> -			    crtc->base.base.id, crtc->base.name, vblank_delay, max_vblank_delay);
> +	if (set_context_latency > max_vblank_delay) {
> +		drm_dbg_kms(display->drm, "[CRTC:%d:%s] set context latency (%d) exceeds max (%d)\n",
> +			    crtc->base.base.id, crtc->base.name,
> +			    set_context_latency,
> +			    max_vblank_delay);
>  		return -EINVAL;
>  	}
>  
> -	adjusted_mode->crtc_vblank_start += vblank_delay;
> +	crtc_state->set_context_latency = set_context_latency;
> +	adjusted_mode->crtc_vblank_start += set_context_latency;
>  
>  	return 0;
>  }
> @@ -2405,7 +2410,7 @@ static int intel_crtc_compute_config(struct intel_atomic_state *state,
>  		intel_atomic_get_new_crtc_state(state, crtc);
>  	int ret;
>  
> -	ret = intel_crtc_compute_vblank_delay(state, crtc);
> +	ret = intel_crtc_compute_set_context_latency(state, crtc);
>  	if (ret)
>  		return ret;
>  
> @@ -2617,7 +2622,7 @@ static void intel_set_transcoder_timings(const struct intel_crtc_state *crtc_sta
>  	if (DISPLAY_VER(display) >= 13) {
>  		intel_de_write(display,
>  			       TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder),
> -			       crtc_vblank_start - crtc_vdisplay);
> +			       crtc_state->set_context_latency);
>  
>  		/*
>  		 * VBLANK_START not used by hw, just clear it
> @@ -2707,7 +2712,7 @@ static void intel_set_transcoder_timings_lrr(const struct intel_crtc_state *crtc
>  	if (DISPLAY_VER(display) >= 13) {
>  		intel_de_write(display,
>  			       TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder),
> -			       crtc_vblank_start - crtc_vdisplay);
> +			       crtc_state->set_context_latency);
>  
>  		/*
>  		 * VBLANK_START not used by hw, just clear it
> @@ -2820,11 +2825,21 @@ static void intel_get_transcoder_timings(struct intel_crtc *crtc,
>  		adjusted_mode->crtc_vblank_end += 1;
>  	}
>  
> -	if (DISPLAY_VER(display) >= 13 && !transcoder_is_dsi(cpu_transcoder))
> -		adjusted_mode->crtc_vblank_start =
> -			adjusted_mode->crtc_vdisplay +
> +	if (DISPLAY_VER(display) >= 13 && !transcoder_is_dsi(cpu_transcoder)) {
> +		pipe_config->set_context_latency =
>  			intel_de_read(display,
>  				      TRANS_SET_CONTEXT_LATENCY(display, cpu_transcoder));
> +		adjusted_mode->crtc_vblank_start =
> +			adjusted_mode->crtc_vdisplay +
> +			pipe_config->set_context_latency;
> +	} else if (DISPLAY_VER(display) == 12) {
> +		/*
> +		 * There is no specific register for SCL for TGL.
> +		 * Derive the value from the difference between Vblank start and Vactive.
> +		 */

Importantly it is the *hardware* that derives it from those register
values. I think we should state that explicitly so that people don't
the wrong impression that this is just some random software thing.

Apart from that:
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>

> +		pipe_config->set_context_latency =
> +			adjusted_mode->crtc_vblank_start - adjusted_mode->crtc_vdisplay;
> +	}
>  
>  	if (DISPLAY_VER(display) >= 30)
>  		pipe_config->min_hblank = intel_de_read(display,
> @@ -5387,6 +5402,8 @@ intel_pipe_config_compare(const struct intel_crtc_state *current_config,
>  		PIPE_CONF_CHECK_I(vrr.guardband);
>  	}
>  
> +	PIPE_CONF_CHECK_I(set_context_latency);
> +
>  #undef PIPE_CONF_CHECK_X
>  #undef PIPE_CONF_CHECK_I
>  #undef PIPE_CONF_CHECK_LLI
> diff --git a/drivers/gpu/drm/i915/display/intel_display_types.h b/drivers/gpu/drm/i915/display/intel_display_types.h
> index 358ab922d7a7..029c47743f8b 100644
> --- a/drivers/gpu/drm/i915/display/intel_display_types.h
> +++ b/drivers/gpu/drm/i915/display/intel_display_types.h
> @@ -1341,6 +1341,9 @@ struct intel_crtc_state {
>  
>  	/* LOBF flag */
>  	bool has_lobf;
> +
> +	/* W2 window or 'set context latency' lines */
> +	u16 set_context_latency;
>  };
>  
>  enum intel_pipe_crc_source {
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband
  2025-09-23 13:10 ` [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband Ankit Nautiyal
@ 2025-09-23 14:12   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 14:12 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:38PM +0530, Ankit Nautiyal wrote:
> For now guardband is equal to the vblank length so ideally it should be
> computed as difference between the vmin vtotal and vactive. However
> since we are having few lines as SCL, we need to account for this while
> computing the guardband.
> 
> Since the vblank start is moved by SCL lines from the vactive, the delta
> between the vmin vtotal and new vblank start was used to account for this.
> Now that SCL is explicitly tracked using the `set_context_latency` member,
> use it directly in the guardband calculation.
> 
> In the future, when the guardband is shortened or optimized, we may need
> to factor in both the change in the vblank start and SCL lines. For now,
> explicitly accounting for SCL is sufficient.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_vrr.c | 4 +++-
>  1 file changed, 3 insertions(+), 1 deletion(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
> index 698b33b5b326..1b90eaa6a776 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
> @@ -418,7 +418,9 @@ void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
>  		return;
>  
>  	crtc_state->vrr.guardband =
> -		crtc_state->vrr.vmin - adjusted_mode->crtc_vblank_start -
> +		crtc_state->vrr.vmin -
> +		adjusted_mode->vdisplay -

Should be adjusted_mode->crtc_vdisplay
                         ^^^^^

With that
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>


> +		crtc_state->set_context_latency -
>  		intel_vrr_extra_vblank_delay(display);
>  
>  	if (DISPLAY_VER(display) < 13) {
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay
  2025-09-23 13:10 ` [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay Ankit Nautiyal
@ 2025-09-23 14:13   ` Ville Syrjälä
  2025-09-24  9:33     ` Nautiyal, Ankit K
  0 siblings, 1 reply; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 14:13 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:39PM +0530, Ankit Nautiyal wrote:
> The helper intel_vrr_vblank_delay() is used to account for scl lines
> + extra_vblank_delay (for ICL/TGL case) for:
> - evasion logic for vrr case
> - to wait for SCL+ lines after send push operation.
> 
> Rename the helper to intel_vrr_scl_delay since we are interested in the
> SCL+ lines for the VRR cases.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_dsb.c    | 4 ++--
>  drivers/gpu/drm/i915/display/intel_vblank.c | 2 +-
>  drivers/gpu/drm/i915/display/intel_vrr.c    | 2 +-
>  drivers/gpu/drm/i915/display/intel_vrr.h    | 2 +-
>  4 files changed, 5 insertions(+), 5 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
> index dee44d45b668..ca31e928ecb0 100644
> --- a/drivers/gpu/drm/i915/display/intel_dsb.c
> +++ b/drivers/gpu/drm/i915/display/intel_dsb.c
> @@ -128,7 +128,7 @@ static int dsb_vblank_delay(struct intel_atomic_state *state,
>  		 * scanline until the delayed vblank occurs after
>  		 * TRANS_PUSH has been written.
>  		 */
> -		return intel_vrr_vblank_delay(crtc_state) + 1;
> +		return intel_vrr_scl_delay(crtc_state) + 1;

I'd skip this renaming for now. I think after you've added the
safe window scanline wait you can replace all of these with
crtc_state->set_context_latency.

>  	else
>  		return intel_mode_vblank_delay(&crtc_state->hw.adjusted_mode);
>  }
> @@ -723,7 +723,7 @@ void intel_dsb_vblank_evade(struct intel_atomic_state *state,
>  		intel_dsb_emit_wait_dsl(dsb, DSB_OPCODE_WAIT_DSL_OUT, 0, 0);
>  
>  	if (pre_commit_is_vrr_active(state, crtc)) {
> -		int vblank_delay = intel_vrr_vblank_delay(crtc_state);
> +		int vblank_delay = intel_vrr_scl_delay(crtc_state);
>  
>  		end = intel_vrr_vmin_vblank_start(crtc_state);
>  		start = end - vblank_delay - latency;
> diff --git a/drivers/gpu/drm/i915/display/intel_vblank.c b/drivers/gpu/drm/i915/display/intel_vblank.c
> index c15234c1d96e..9441b7bacd27 100644
> --- a/drivers/gpu/drm/i915/display/intel_vblank.c
> +++ b/drivers/gpu/drm/i915/display/intel_vblank.c
> @@ -681,7 +681,7 @@ void intel_vblank_evade_init(const struct intel_crtc_state *old_crtc_state,
>  		else
>  			evade->vblank_start = intel_vrr_vmax_vblank_start(crtc_state);
>  
> -		vblank_delay = intel_vrr_vblank_delay(crtc_state);
> +		vblank_delay = intel_vrr_scl_delay(crtc_state);

I was pondering about this case especially, but I *think* it should
also be changed to crtc_state->set_context_latency. We don't want to
perform the commit while in the SCL here because then we're not in
the safe window and the DSB we use for LUT updates wouldn't start
until the next safe window starts (== next frame's vactive), whereas
the double buffered registers would latch already in the upcoming
delayed vblank.

But performing the commit while we're between undelayed vblank
and SCL start should be fine since that is part of the safe
window. So we don't need to evade the actual undelayed vblank
when in VRR mode.

The only exception here would be the LRR and M/N cases since those
perhaps still need to evade the undlayed vblank proper. But we always
drop out of VRR mode for those types of updates so they won't be
taking this codepath anyway.

>  	} else {
>  		evade->vblank_start = intel_mode_vblank_start(adjusted_mode);
>  
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
> index 1b90eaa6a776..40e256bce3cb 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
> @@ -92,7 +92,7 @@ static int intel_vrr_extra_vblank_delay(struct intel_display *display)
>  	return DISPLAY_VER(display) < 13 ? 1 : 0;
>  }
>  
> -int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state)
> +int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state)
>  {
>  	struct intel_display *display = to_intel_display(crtc_state);
>  
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
> index 38bf9996b883..b72e90b4abe5 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.h
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.h
> @@ -35,7 +35,7 @@ int intel_vrr_vmax_vtotal(const struct intel_crtc_state *crtc_state);
>  int intel_vrr_vmin_vtotal(const struct intel_crtc_state *crtc_state);
>  int intel_vrr_vmax_vblank_start(const struct intel_crtc_state *crtc_state);
>  int intel_vrr_vmin_vblank_start(const struct intel_crtc_state *crtc_state);
> -int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state);
> +int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state);
>  bool intel_vrr_is_fixed_rr(const struct intel_crtc_state *crtc_state);
>  void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
>  void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* ✓ Xe.CI.BAT: success for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (10 preceding siblings ...)
  2025-09-23 13:47 ` ✗ CI.checksparse: warning " Patchwork
@ 2025-09-23 14:16 ` Patchwork
  2025-09-23 15:48 ` ✗ Xe.CI.Full: failure " Patchwork
  12 siblings, 0 replies; 23+ messages in thread
From: Patchwork @ 2025-09-23 14:16 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 2532 bytes --]

== Series Details ==

Series: Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
URL   : https://patchwork.freedesktop.org/series/154809/
State : success

== Summary ==

CI Bug Log - changes from xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc_BAT -> xe-pw-154809v2_BAT
====================================================

Summary
-------

  **SUCCESS**

  No regressions found.

  

Participating hosts (9 -> 9)
------------------------------

  Additional (2): bat-ptl-1 bat-ptl-2 
  Missing    (2): bat-adlp-vm bat-ptl-vm 

Known issues
------------

  Here are the changes found in xe-pw-154809v2_BAT that come from known issues:

### IGT changes ###

  {name}: This element is suppressed. This means it is ignored when computing
          the status of the difference (SUCCESS, WARNING, or FAILURE).

  [Intel XE#1406]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1406
  [Intel XE#5764]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5764
  [Intel XE#5765]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5765
  [Intel XE#5766]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5766
  [Intel XE#5769]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5769
  [Intel XE#5771]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5771
  [Intel XE#5773]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5773
  [Intel XE#5774]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5774
  [Intel XE#5775]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5775
  [Intel XE#5776]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5776
  [Intel XE#5777]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5777
  [Intel XE#5778]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5778
  [Intel XE#5780]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5780
  [Intel XE#5781]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5781
  [Intel XE#5907]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5907
  [Intel XE#6203]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6203


Build changes
-------------

  * IGT: IGT_8549 -> IGT_8550
  * Linux: xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc -> xe-pw-154809v2

  IGT_8549: 8549
  IGT_8550: 4f8c7886ad02e116804ec08714f17bce1755c6e4 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc: d2f002c868da5926fabd73b1ba2ab7a2b66d81dc
  xe-pw-154809v2: 154809v2

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/index.html

[-- Attachment #2: Type: text/html, Size: 1889 bytes --]

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks
  2025-09-23 13:10 ` [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks Ankit Nautiyal
@ 2025-09-23 14:32   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 14:32 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:41PM +0530, Ankit Nautiyal wrote:
> Until LNL, intel_dsb_wait_vblanks() waits for the undelayed vblank start.
> However, from PTL onwards, it waits for the start of the safe window,
> defined by the number of lines programmed in TRANS_SET_CONTEXT_LATENCY.
> This change was introduced to move the SCL window out of the vblank region,
> supporting modes with higher refresh rates and smaller vblanks.
> 
> As a result, on PTL+ platforms, the DSB wait for vblank completes exactly
> SCL lines earlier than the undelayed vblank start. Since we use
> intel_dsb_wait_vblanks() to time the send push operation, this causes
> issues when SCL lines are non-zero.
> 
> So instruct the DSB to wait from (undelayed vblank start - SCL) to
> (delayed vblank start - SCL) in the helper to wait for delayed vblank.
> 
> v2:
> - Use helpers for safe window start/end. (Ville)
> - Move the extra wait inside the helper to wait for delayed vblank. (Ville)
> - Update the commit message.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_dsb.c | 18 ++++++++++++++++++
>  drivers/gpu/drm/i915/display/intel_vrr.c | 17 +++++++++++++++++
>  drivers/gpu/drm/i915/display/intel_vrr.h |  2 ++
>  3 files changed, 37 insertions(+)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
> index 0584a9597327..e118ba4a0bb7 100644
> --- a/drivers/gpu/drm/i915/display/intel_dsb.c
> +++ b/drivers/gpu/drm/i915/display/intel_dsb.c
> @@ -815,6 +815,23 @@ void intel_dsb_chain(struct intel_atomic_state *state,
>  			 wait_for_vblank ? DSB_WAIT_FOR_VBLANK : 0);
>  }
>  
> +static
> +void intel_dsb_wait_for_scl_start(struct intel_atomic_state *state,
> +				  struct intel_dsb *dsb)
> +{
> +	struct intel_crtc *crtc = dsb->crtc;
> +	const struct intel_crtc_state *crtc_state =
> +		intel_pre_commit_crtc_state(state, crtc);
> +	int start, end;
> +
> +	if (!pre_commit_is_vrr_active(state, crtc))
> +		return;
> +
> +	start = intel_vrr_safe_window_start(crtc_state);
> +	end = intel_vrr_safe_window_end(crtc_state);
> +	intel_dsb_wait_scanline_out(state, dsb, start, end);
> +}
> +
>  void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
>  				       struct intel_dsb *dsb)
>  {
> @@ -824,6 +841,7 @@ void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
>  	int usecs = intel_scanlines_to_usecs(&crtc_state->hw.adjusted_mode,
>  					     dsb_vblank_delay(state, crtc));
>  

Maybe we need a bit of explanation for this to
remind the reader what is going on. Eg. somethign like:

/*
 * If the push happened before the vmin decision boundary
 * we don't know how far we are from the undelayed vblank.
 * Wait until we're past the vmin safe window, at which
 * point we're SCL lines away from the delayed vblank.
 *
 * If the push happened after the vmin decision
 * boundary the hardware itself guarantees that we're
 * SCL lines away from the delayed vblank, and we
 * won't be inside the vmin safe window so this is
 * extra wait does nothing.
 */

> +	intel_dsb_wait_for_scl_start(state, dsb);

It's a bit confusing to have this outside the existing 
'if (vrr)' branch. I think I'd put this inside there.

And maybe just inline it there since we already
dug up the correct crtc_state anyway.

>  	intel_dsb_wait_usec(dsb, usecs);
>  }
>  
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
> index 40e256bce3cb..8f851d3a3f44 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
> @@ -800,3 +800,20 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
>  	if (crtc_state->vrr.enable)
>  		crtc_state->mode_flags |= I915_MODE_FLAG_VRR;
>  }
> +
> +int intel_vrr_safe_window_start(const struct intel_crtc_state *crtc_state)
> +{
> +	struct intel_display *display = to_intel_display(crtc_state);
> +
> +	if (DISPLAY_VER(display) >= 30)
> +		return crtc_state->hw.adjusted_mode.crtc_vdisplay -
> +		       crtc_state->set_context_latency;
> +

I'd use 'else' here for consistency with the existing code.

> +	return crtc_state->hw.adjusted_mode.crtc_vdisplay;
> +}
> +
> +int intel_vrr_safe_window_end(const struct intel_crtc_state *crtc_state)

To be accurate this is the safe window end corresponding to
vmin so I'd call it intel_vrr_vmin_safe_window_end().

> +{
> +	return intel_vrr_vmin_vblank_start(crtc_state) -
> +	       crtc_state->set_context_latency;
> +}
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
> index b72e90b4abe5..a304b6c41103 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.h
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.h
> @@ -41,5 +41,7 @@ void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
>  void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
>  void intel_vrr_set_fixed_rr_timings(const struct intel_crtc_state *crtc_state);
>  bool intel_vrr_always_use_vrr_tg(struct intel_display *display);
> +int intel_vrr_safe_window_start(const struct intel_crtc_state *crtc_state);
> +int intel_vrr_safe_window_end(const struct intel_crtc_state *crtc_state);
>  
>  #endif /* __INTEL_VRR_H__ */
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* ✗ Xe.CI.Full: failure for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
  2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
                   ` (11 preceding siblings ...)
  2025-09-23 14:16 ` ✓ Xe.CI.BAT: success " Patchwork
@ 2025-09-23 15:48 ` Patchwork
  12 siblings, 0 replies; 23+ messages in thread
From: Patchwork @ 2025-09-23 15:48 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 65191 bytes --]

== Series Details ==

Series: Introduce set_context_latency and refactor VRR/DSB timing logic (rev2)
URL   : https://patchwork.freedesktop.org/series/154809/
State : failure

== Summary ==

CI Bug Log - changes from xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc_FULL -> xe-pw-154809v2_FULL
====================================================

Summary
-------

  **FAILURE**

  Serious unknown changes coming with xe-pw-154809v2_FULL absolutely need to be
  verified manually.
  
  If you think the reported changes have nothing to do with the changes
  introduced in xe-pw-154809v2_FULL, please notify your bug team (I915-ci-infra@lists.freedesktop.org) to allow them
  to document this new failure mode, which will reduce false positives in CI.

  

Participating hosts (4 -> 4)
------------------------------

  No changes in participating hosts

Possible new issues
-------------------

  Here are the unknown changes that may have been introduced in xe-pw-154809v2_FULL:

### IGT changes ###

#### Possible regressions ####

  * igt@kms_plane_multiple@tiling-none:
    - shard-bmg:          [PASS][1] -> [TIMEOUT][2] +1 other test timeout
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@kms_plane_multiple@tiling-none.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_plane_multiple@tiling-none.html

  * igt@xe_pat@pat-index-xe2:
    - shard-bmg:          [PASS][3] -> [FAIL][4] +2 other tests fail
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-7/igt@xe_pat@pat-index-xe2.html
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@xe_pat@pat-index-xe2.html

  * igt@xe_pm@s2idle-vm-bind-unbind-all:
    - shard-bmg:          [PASS][5] -> [DMESG-FAIL][6]
   [5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-1/igt@xe_pm@s2idle-vm-bind-unbind-all.html
   [6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_pm@s2idle-vm-bind-unbind-all.html

  * igt@xe_pm_residency@gt-c6-freeze@gt0:
    - shard-adlp:         [PASS][7] -> [INCOMPLETE][8] +1 other test incomplete
   [7]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-9/igt@xe_pm_residency@gt-c6-freeze@gt0.html
   [8]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-3/igt@xe_pm_residency@gt-c6-freeze@gt0.html

  
#### Suppressed ####

  The following results come from untrusted machines, tests, or statuses.
  They do not affect the overall result.

  * {igt@kms_pipe_stress@stress-xrgb8888-4tiled}:
    - shard-bmg:          [PASS][9] -> [TIMEOUT][10]
   [9]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-3/igt@kms_pipe_stress@stress-xrgb8888-4tiled.html
   [10]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_pipe_stress@stress-xrgb8888-4tiled.html

  * {igt@xe_configfs@ctx-restore-mid-bb-invalid}:
    - shard-adlp:         [PASS][11] -> [ABORT][12]
   [11]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-6/igt@xe_configfs@ctx-restore-mid-bb-invalid.html
   [12]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-1/igt@xe_configfs@ctx-restore-mid-bb-invalid.html

  
Known issues
------------

  Here are the changes found in xe-pw-154809v2_FULL that come from known issues:

### IGT changes ###

#### Issues hit ####

  * igt@intel_hwmon@hwmon-write:
    - shard-bmg:          [PASS][13] -> [FAIL][14] ([Intel XE#4665])
   [13]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-3/igt@intel_hwmon@hwmon-write.html
   [14]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@intel_hwmon@hwmon-write.html

  * igt@kms_addfb_basic@addfb25-y-tiled-small-legacy:
    - shard-bmg:          NOTRUN -> [SKIP][15] ([Intel XE#2233])
   [15]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@kms_addfb_basic@addfb25-y-tiled-small-legacy.html
    - shard-dg2-set2:     NOTRUN -> [SKIP][16] ([Intel XE#623])
   [16]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@kms_addfb_basic@addfb25-y-tiled-small-legacy.html

  * igt@kms_atomic_transition@plane-toggle-modeset-transition:
    - shard-adlp:         [PASS][17] -> [FAIL][18] ([Intel XE#3908]) +1 other test fail
   [17]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-9/igt@kms_atomic_transition@plane-toggle-modeset-transition.html
   [18]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_atomic_transition@plane-toggle-modeset-transition.html

  * igt@kms_big_fb@4-tiled-32bpp-rotate-270:
    - shard-dg2-set2:     NOTRUN -> [SKIP][19] ([Intel XE#316]) +7 other tests skip
   [19]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_big_fb@4-tiled-32bpp-rotate-270.html

  * igt@kms_big_fb@linear-64bpp-rotate-90:
    - shard-bmg:          NOTRUN -> [SKIP][20] ([Intel XE#2327]) +2 other tests skip
   [20]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_big_fb@linear-64bpp-rotate-90.html

  * igt@kms_big_fb@y-tiled-addfb-size-overflow:
    - shard-dg2-set2:     NOTRUN -> [SKIP][21] ([Intel XE#610]) +1 other test skip
   [21]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_big_fb@y-tiled-addfb-size-overflow.html

  * igt@kms_big_fb@y-tiled-max-hw-stride-32bpp-rotate-0:
    - shard-dg2-set2:     NOTRUN -> [SKIP][22] ([Intel XE#1124]) +8 other tests skip
   [22]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@kms_big_fb@y-tiled-max-hw-stride-32bpp-rotate-0.html

  * igt@kms_big_fb@yf-tiled-32bpp-rotate-0:
    - shard-bmg:          NOTRUN -> [SKIP][23] ([Intel XE#1124]) +3 other tests skip
   [23]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@kms_big_fb@yf-tiled-32bpp-rotate-0.html

  * igt@kms_big_fb@yf-tiled-addfb-size-offset-overflow:
    - shard-bmg:          NOTRUN -> [SKIP][24] ([Intel XE#607])
   [24]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_big_fb@yf-tiled-addfb-size-offset-overflow.html
    - shard-lnl:          NOTRUN -> [SKIP][25] ([Intel XE#1477]) +1 other test skip
   [25]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-5/igt@kms_big_fb@yf-tiled-addfb-size-offset-overflow.html

  * igt@kms_bw@connected-linear-tiling-4-displays-1920x1080p:
    - shard-dg2-set2:     NOTRUN -> [SKIP][26] ([Intel XE#2191])
   [26]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_bw@connected-linear-tiling-4-displays-1920x1080p.html

  * igt@kms_bw@linear-tiling-1-displays-1920x1080p:
    - shard-dg2-set2:     NOTRUN -> [SKIP][27] ([Intel XE#367])
   [27]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@kms_bw@linear-tiling-1-displays-1920x1080p.html

  * igt@kms_bw@linear-tiling-1-displays-2160x1440p:
    - shard-adlp:         NOTRUN -> [SKIP][28] ([Intel XE#367])
   [28]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-3/igt@kms_bw@linear-tiling-1-displays-2160x1440p.html
    - shard-bmg:          NOTRUN -> [SKIP][29] ([Intel XE#367])
   [29]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@kms_bw@linear-tiling-1-displays-2160x1440p.html

  * igt@kms_ccs@bad-pixel-format-yf-tiled-ccs:
    - shard-dg2-set2:     NOTRUN -> [SKIP][30] ([Intel XE#455] / [Intel XE#787]) +41 other tests skip
   [30]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_ccs@bad-pixel-format-yf-tiled-ccs.html

  * igt@kms_ccs@crc-primary-basic-y-tiled-gen12-rc-ccs:
    - shard-lnl:          NOTRUN -> [SKIP][31] ([Intel XE#2887])
   [31]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-2/igt@kms_ccs@crc-primary-basic-y-tiled-gen12-rc-ccs.html

  * igt@kms_ccs@crc-primary-suspend-4-tiled-lnl-ccs@pipe-a-dp-2:
    - shard-bmg:          NOTRUN -> [SKIP][32] ([Intel XE#2652] / [Intel XE#787]) +8 other tests skip
   [32]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_ccs@crc-primary-suspend-4-tiled-lnl-ccs@pipe-a-dp-2.html

  * igt@kms_ccs@crc-primary-suspend-4-tiled-mtl-rc-ccs-cc@pipe-a-hdmi-a-6:
    - shard-dg2-set2:     NOTRUN -> [SKIP][33] ([Intel XE#787]) +195 other tests skip
   [33]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_ccs@crc-primary-suspend-4-tiled-mtl-rc-ccs-cc@pipe-a-hdmi-a-6.html

  * igt@kms_ccs@crc-sprite-planes-basic-4-tiled-dg2-rc-ccs-cc:
    - shard-bmg:          NOTRUN -> [SKIP][34] ([Intel XE#2887]) +4 other tests skip
   [34]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_ccs@crc-sprite-planes-basic-4-tiled-dg2-rc-ccs-cc.html

  * igt@kms_ccs@crc-sprite-planes-basic-4-tiled-lnl-ccs:
    - shard-dg2-set2:     NOTRUN -> [SKIP][35] ([Intel XE#2907])
   [35]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@kms_ccs@crc-sprite-planes-basic-4-tiled-lnl-ccs.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-a-dp-4:
    - shard-dg2-set2:     NOTRUN -> [INCOMPLETE][36] ([Intel XE#1727] / [Intel XE#3113] / [i915#14968])
   [36]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-a-dp-4.html

  * igt@kms_cdclk@mode-transition-all-outputs:
    - shard-bmg:          NOTRUN -> [SKIP][37] ([Intel XE#2724])
   [37]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@kms_cdclk@mode-transition-all-outputs.html
    - shard-lnl:          NOTRUN -> [SKIP][38] ([Intel XE#4418])
   [38]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-4/igt@kms_cdclk@mode-transition-all-outputs.html

  * igt@kms_chamelium_audio@dp-audio:
    - shard-dg2-set2:     NOTRUN -> [SKIP][39] ([Intel XE#373]) +10 other tests skip
   [39]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_chamelium_audio@dp-audio.html

  * igt@kms_chamelium_color@ctm-green-to-red:
    - shard-bmg:          NOTRUN -> [SKIP][40] ([Intel XE#2325])
   [40]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_chamelium_color@ctm-green-to-red.html

  * igt@kms_chamelium_color@degamma:
    - shard-dg2-set2:     NOTRUN -> [SKIP][41] ([Intel XE#306]) +1 other test skip
   [41]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_chamelium_color@degamma.html

  * igt@kms_chamelium_edid@dp-edid-stress-resolution-4k:
    - shard-bmg:          NOTRUN -> [SKIP][42] ([Intel XE#2252]) +3 other tests skip
   [42]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@kms_chamelium_edid@dp-edid-stress-resolution-4k.html

  * igt@kms_chamelium_hpd@dp-hpd-with-enabled-mode:
    - shard-adlp:         NOTRUN -> [SKIP][43] ([Intel XE#373])
   [43]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-9/igt@kms_chamelium_hpd@dp-hpd-with-enabled-mode.html
    - shard-lnl:          NOTRUN -> [SKIP][44] ([Intel XE#373])
   [44]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-2/igt@kms_chamelium_hpd@dp-hpd-with-enabled-mode.html

  * igt@kms_content_protection@atomic-dpms:
    - shard-dg2-set2:     NOTRUN -> [FAIL][45] ([Intel XE#1178]) +3 other tests fail
   [45]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-433/igt@kms_content_protection@atomic-dpms.html

  * igt@kms_content_protection@atomic-dpms@pipe-a-dp-2:
    - shard-bmg:          NOTRUN -> [FAIL][46] ([Intel XE#1178]) +1 other test fail
   [46]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_content_protection@atomic-dpms@pipe-a-dp-2.html

  * igt@kms_content_protection@uevent:
    - shard-bmg:          NOTRUN -> [FAIL][47] ([Intel XE#1188]) +1 other test fail
   [47]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_content_protection@uevent.html

  * igt@kms_cursor_crc@cursor-offscreen-512x170:
    - shard-dg2-set2:     NOTRUN -> [SKIP][48] ([Intel XE#308]) +3 other tests skip
   [48]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_cursor_crc@cursor-offscreen-512x170.html

  * igt@kms_cursor_crc@cursor-random-512x512:
    - shard-bmg:          NOTRUN -> [SKIP][49] ([Intel XE#2321])
   [49]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_cursor_crc@cursor-random-512x512.html

  * igt@kms_cursor_crc@cursor-random-64x21:
    - shard-bmg:          NOTRUN -> [SKIP][50] ([Intel XE#2320])
   [50]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_cursor_crc@cursor-random-64x21.html

  * igt@kms_cursor_crc@cursor-rapid-movement-64x64:
    - shard-adlp:         [PASS][51] -> [DMESG-WARN][52] ([Intel XE#2953] / [Intel XE#4173]) +13 other tests dmesg-warn
   [51]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-6/igt@kms_cursor_crc@cursor-rapid-movement-64x64.html
   [52]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_cursor_crc@cursor-rapid-movement-64x64.html

  * igt@kms_cursor_legacy@cursorb-vs-flipb-atomic:
    - shard-bmg:          [PASS][53] -> [SKIP][54] ([Intel XE#2291]) +1 other test skip
   [53]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-7/igt@kms_cursor_legacy@cursorb-vs-flipb-atomic.html
   [54]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_cursor_legacy@cursorb-vs-flipb-atomic.html

  * igt@kms_cursor_legacy@flip-vs-cursor-legacy:
    - shard-bmg:          [PASS][55] -> [FAIL][56] ([Intel XE#5299])
   [55]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-4/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html
   [56]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-1/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html

  * igt@kms_cursor_legacy@single-move@pipe-c:
    - shard-dg2-set2:     [PASS][57] -> [DMESG-WARN][58] ([Intel XE#5666]) +1 other test dmesg-warn
   [57]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-464/igt@kms_cursor_legacy@single-move@pipe-c.html
   [58]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_cursor_legacy@single-move@pipe-c.html

  * igt@kms_dirtyfb@psr-dirtyfb-ioctl:
    - shard-bmg:          NOTRUN -> [SKIP][59] ([Intel XE#1508])
   [59]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-1/igt@kms_dirtyfb@psr-dirtyfb-ioctl.html

  * igt@kms_dsc@dsc-with-bpc-formats:
    - shard-dg2-set2:     NOTRUN -> [SKIP][60] ([Intel XE#455]) +19 other tests skip
   [60]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_dsc@dsc-with-bpc-formats.html

  * igt@kms_dsc@dsc-with-output-formats-with-bpc:
    - shard-lnl:          NOTRUN -> [SKIP][61] ([Intel XE#2244])
   [61]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-2/igt@kms_dsc@dsc-with-output-formats-with-bpc.html

  * igt@kms_flip@2x-flip-vs-absolute-wf_vblank:
    - shard-bmg:          NOTRUN -> [SKIP][62] ([Intel XE#2316])
   [62]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_flip@2x-flip-vs-absolute-wf_vblank.html

  * igt@kms_flip@2x-flip-vs-suspend-interruptible@cd-hdmi-a6-dp4:
    - shard-dg2-set2:     [PASS][63] -> [INCOMPLETE][64] ([Intel XE#2049] / [Intel XE#2597]) +1 other test incomplete
   [63]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-466/igt@kms_flip@2x-flip-vs-suspend-interruptible@cd-hdmi-a6-dp4.html
   [64]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_flip@2x-flip-vs-suspend-interruptible@cd-hdmi-a6-dp4.html

  * igt@kms_flip@flip-vs-expired-vblank@a-dp2:
    - shard-bmg:          [PASS][65] -> [FAIL][66] ([Intel XE#3321]) +1 other test fail
   [65]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-5/igt@kms_flip@flip-vs-expired-vblank@a-dp2.html
   [66]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_flip@flip-vs-expired-vblank@a-dp2.html

  * igt@kms_flip@flip-vs-suspend:
    - shard-adlp:         [PASS][67] -> [DMESG-WARN][68] ([Intel XE#2953] / [Intel XE#4173] / [Intel XE#4543])
   [67]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-2/igt@kms_flip@flip-vs-suspend.html
   [68]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_flip@flip-vs-suspend.html

  * igt@kms_flip@flip-vs-suspend-interruptible:
    - shard-dg2-set2:     NOTRUN -> [INCOMPLETE][69] ([Intel XE#2049] / [Intel XE#2597]) +1 other test incomplete
   [69]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_flip@flip-vs-suspend-interruptible.html

  * igt@kms_flip@flip-vs-suspend@b-hdmi-a1:
    - shard-adlp:         [PASS][70] -> [DMESG-WARN][71] ([Intel XE#4543]) +3 other tests dmesg-warn
   [70]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-2/igt@kms_flip@flip-vs-suspend@b-hdmi-a1.html
   [71]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_flip@flip-vs-suspend@b-hdmi-a1.html

  * igt@kms_flip_scaled_crc@flip-32bpp-ytile-to-32bpp-ytileccs-upscaling:
    - shard-bmg:          NOTRUN -> [SKIP][72] ([Intel XE#2293] / [Intel XE#2380]) +1 other test skip
   [72]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@kms_flip_scaled_crc@flip-32bpp-ytile-to-32bpp-ytileccs-upscaling.html

  * igt@kms_flip_scaled_crc@flip-32bpp-ytile-to-32bpp-ytileccs-upscaling@pipe-a-valid-mode:
    - shard-bmg:          NOTRUN -> [SKIP][73] ([Intel XE#2293]) +1 other test skip
   [73]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@kms_flip_scaled_crc@flip-32bpp-ytile-to-32bpp-ytileccs-upscaling@pipe-a-valid-mode.html

  * igt@kms_frontbuffer_tracking@drrs-1p-offscren-pri-indfb-draw-mmap-wc:
    - shard-lnl:          NOTRUN -> [SKIP][74] ([Intel XE#651]) +2 other tests skip
   [74]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-1/igt@kms_frontbuffer_tracking@drrs-1p-offscren-pri-indfb-draw-mmap-wc.html

  * igt@kms_frontbuffer_tracking@fbc-1p-primscrn-indfb-msflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][75] ([Intel XE#5390]) +2 other tests skip
   [75]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_frontbuffer_tracking@fbc-1p-primscrn-indfb-msflip-blt.html

  * igt@kms_frontbuffer_tracking@fbc-2p-primscrn-shrfb-msflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][76] ([Intel XE#2312]) +1 other test skip
   [76]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_frontbuffer_tracking@fbc-2p-primscrn-shrfb-msflip-blt.html

  * igt@kms_frontbuffer_tracking@fbc-tiling-y:
    - shard-dg2-set2:     NOTRUN -> [SKIP][77] ([Intel XE#658])
   [77]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_frontbuffer_tracking@fbc-tiling-y.html

  * igt@kms_frontbuffer_tracking@fbcdrrs-1p-primscrn-cur-indfb-draw-render:
    - shard-dg2-set2:     NOTRUN -> [SKIP][78] ([Intel XE#651]) +42 other tests skip
   [78]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-433/igt@kms_frontbuffer_tracking@fbcdrrs-1p-primscrn-cur-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbcdrrs-1p-primscrn-pri-shrfb-draw-mmap-wc:
    - shard-bmg:          NOTRUN -> [SKIP][79] ([Intel XE#2311]) +10 other tests skip
   [79]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@kms_frontbuffer_tracking@fbcdrrs-1p-primscrn-pri-shrfb-draw-mmap-wc.html

  * igt@kms_frontbuffer_tracking@fbcdrrs-2p-scndscrn-cur-indfb-move:
    - shard-lnl:          NOTRUN -> [SKIP][80] ([Intel XE#656])
   [80]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-7/igt@kms_frontbuffer_tracking@fbcdrrs-2p-scndscrn-cur-indfb-move.html

  * igt@kms_frontbuffer_tracking@fbcpsr-1p-primscrn-spr-indfb-draw-mmap-wc:
    - shard-bmg:          NOTRUN -> [SKIP][81] ([Intel XE#2313]) +8 other tests skip
   [81]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_frontbuffer_tracking@fbcpsr-1p-primscrn-spr-indfb-draw-mmap-wc.html

  * igt@kms_frontbuffer_tracking@psr-1p-primscrn-spr-indfb-move:
    - shard-dg2-set2:     NOTRUN -> [SKIP][82] ([Intel XE#653]) +37 other tests skip
   [82]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@kms_frontbuffer_tracking@psr-1p-primscrn-spr-indfb-move.html

  * igt@kms_joiner@basic-ultra-joiner:
    - shard-dg2-set2:     NOTRUN -> [SKIP][83] ([Intel XE#2927])
   [83]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_joiner@basic-ultra-joiner.html

  * igt@kms_joiner@invalid-modeset-big-joiner:
    - shard-bmg:          NOTRUN -> [SKIP][84] ([Intel XE#346])
   [84]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_joiner@invalid-modeset-big-joiner.html
    - shard-dg2-set2:     NOTRUN -> [SKIP][85] ([Intel XE#346])
   [85]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-433/igt@kms_joiner@invalid-modeset-big-joiner.html

  * igt@kms_joiner@invalid-modeset-force-big-joiner:
    - shard-bmg:          [PASS][86] -> [SKIP][87] ([Intel XE#3012])
   [86]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-4/igt@kms_joiner@invalid-modeset-force-big-joiner.html
   [87]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_joiner@invalid-modeset-force-big-joiner.html

  * igt@kms_plane_cursor@primary@pipe-a-hdmi-a-6-size-256:
    - shard-dg2-set2:     NOTRUN -> [FAIL][88] ([Intel XE#616]) +3 other tests fail
   [88]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_plane_cursor@primary@pipe-a-hdmi-a-6-size-256.html

  * igt@kms_plane_cursor@viewport:
    - shard-dg2-set2:     [PASS][89] -> [FAIL][90] ([Intel XE#616]) +1 other test fail
   [89]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-436/igt@kms_plane_cursor@viewport.html
   [90]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_plane_cursor@viewport.html

  * igt@kms_plane_multiple@2x-tiling-none:
    - shard-bmg:          [PASS][91] -> [SKIP][92] ([Intel XE#4596])
   [91]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-3/igt@kms_plane_multiple@2x-tiling-none.html
   [92]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_plane_multiple@2x-tiling-none.html

  * igt@kms_plane_scaling@planes-upscale-20x20-downscale-factor-0-5@pipe-a:
    - shard-lnl:          NOTRUN -> [SKIP][93] ([Intel XE#2763]) +3 other tests skip
   [93]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-7/igt@kms_plane_scaling@planes-upscale-20x20-downscale-factor-0-5@pipe-a.html

  * igt@kms_pm_backlight@bad-brightness:
    - shard-dg2-set2:     NOTRUN -> [SKIP][94] ([Intel XE#870])
   [94]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_pm_backlight@bad-brightness.html

  * igt@kms_pm_dc@dc5-psr:
    - shard-dg2-set2:     NOTRUN -> [SKIP][95] ([Intel XE#1129])
   [95]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_pm_dc@dc5-psr.html

  * igt@kms_pm_dc@dc5-retention-flops:
    - shard-dg2-set2:     NOTRUN -> [SKIP][96] ([Intel XE#3309])
   [96]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_pm_dc@dc5-retention-flops.html

  * igt@kms_pm_lpsp@kms-lpsp:
    - shard-bmg:          NOTRUN -> [SKIP][97] ([Intel XE#2499])
   [97]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_pm_lpsp@kms-lpsp.html

  * igt@kms_pm_rpm@basic-pci-d3-state:
    - shard-adlp:         [PASS][98] -> [SKIP][99] ([Intel XE#6070])
   [98]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-6/igt@kms_pm_rpm@basic-pci-d3-state.html
   [99]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-3/igt@kms_pm_rpm@basic-pci-d3-state.html

  * igt@kms_psr2_sf@fbc-pr-cursor-plane-move-continuous-sf:
    - shard-bmg:          NOTRUN -> [SKIP][100] ([Intel XE#1406] / [Intel XE#1489]) +2 other tests skip
   [100]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-8/igt@kms_psr2_sf@fbc-pr-cursor-plane-move-continuous-sf.html

  * igt@kms_psr2_sf@psr2-overlay-plane-move-continuous-sf:
    - shard-adlp:         NOTRUN -> [SKIP][101] ([Intel XE#1406] / [Intel XE#1489])
   [101]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-9/igt@kms_psr2_sf@psr2-overlay-plane-move-continuous-sf.html

  * igt@kms_psr2_sf@psr2-overlay-primary-update-sf-dmg-area:
    - shard-dg2-set2:     NOTRUN -> [SKIP][102] ([Intel XE#1406] / [Intel XE#1489]) +11 other tests skip
   [102]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_psr2_sf@psr2-overlay-primary-update-sf-dmg-area.html

  * igt@kms_psr2_su@page_flip-p010:
    - shard-dg2-set2:     NOTRUN -> [SKIP][103] ([Intel XE#1122] / [Intel XE#1406])
   [103]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@kms_psr2_su@page_flip-p010.html

  * igt@kms_psr@fbc-psr-sprite-render:
    - shard-dg2-set2:     NOTRUN -> [SKIP][104] ([Intel XE#1406] / [Intel XE#2850] / [Intel XE#929]) +16 other tests skip
   [104]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@kms_psr@fbc-psr-sprite-render.html

  * igt@kms_psr@pr-suspend:
    - shard-bmg:          NOTRUN -> [SKIP][105] ([Intel XE#1406] / [Intel XE#2234] / [Intel XE#2850]) +2 other tests skip
   [105]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_psr@pr-suspend.html
    - shard-lnl:          NOTRUN -> [SKIP][106] ([Intel XE#1406])
   [106]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-2/igt@kms_psr@pr-suspend.html

  * igt@kms_psr_stress_test@invalidate-primary-flip-overlay:
    - shard-bmg:          NOTRUN -> [SKIP][107] ([Intel XE#1406] / [Intel XE#2414])
   [107]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@kms_psr_stress_test@invalidate-primary-flip-overlay.html

  * igt@kms_rotation_crc@primary-y-tiled-reflect-x-90:
    - shard-dg2-set2:     NOTRUN -> [SKIP][108] ([Intel XE#3414]) +1 other test skip
   [108]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@kms_rotation_crc@primary-y-tiled-reflect-x-90.html

  * igt@kms_setmode@invalid-clone-single-crtc-stealing:
    - shard-bmg:          [PASS][109] -> [SKIP][110] ([Intel XE#1435])
   [109]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@kms_setmode@invalid-clone-single-crtc-stealing.html
   [110]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_setmode@invalid-clone-single-crtc-stealing.html

  * igt@kms_vrr@seamless-rr-switch-vrr:
    - shard-bmg:          NOTRUN -> [SKIP][111] ([Intel XE#1499])
   [111]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_vrr@seamless-rr-switch-vrr.html
    - shard-lnl:          NOTRUN -> [SKIP][112] ([Intel XE#1499])
   [112]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-5/igt@kms_vrr@seamless-rr-switch-vrr.html

  * igt@sriov_basic@enable-vfs-bind-unbind-each-numvfs-all:
    - shard-dg2-set2:     NOTRUN -> [SKIP][113] ([Intel XE#1091] / [Intel XE#2849])
   [113]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@sriov_basic@enable-vfs-bind-unbind-each-numvfs-all.html

  * igt@xe_compute_preempt@compute-preempt-many-all-ram@engine-drm_xe_engine_class_compute:
    - shard-dg2-set2:     NOTRUN -> [FAIL][114] ([Intel XE#5890]) +1 other test fail
   [114]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@xe_compute_preempt@compute-preempt-many-all-ram@engine-drm_xe_engine_class_compute.html

  * igt@xe_copy_basic@mem-copy-linear-0x369:
    - shard-dg2-set2:     NOTRUN -> [SKIP][115] ([Intel XE#1123]) +1 other test skip
   [115]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@xe_copy_basic@mem-copy-linear-0x369.html

  * igt@xe_eu_stall@invalid-gt-id:
    - shard-dg2-set2:     NOTRUN -> [SKIP][116] ([Intel XE#5626]) +1 other test skip
   [116]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@xe_eu_stall@invalid-gt-id.html

  * igt@xe_eudebug@basic-vm-bind-ufence-delay-ack:
    - shard-dg2-set2:     NOTRUN -> [SKIP][117] ([Intel XE#4837]) +13 other tests skip
   [117]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@xe_eudebug@basic-vm-bind-ufence-delay-ack.html

  * igt@xe_eudebug_online@writes-caching-vram-bb-vram-target-vram:
    - shard-bmg:          NOTRUN -> [SKIP][118] ([Intel XE#4837]) +1 other test skip
   [118]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@xe_eudebug_online@writes-caching-vram-bb-vram-target-vram.html

  * igt@xe_exec_basic@multigpu-many-execqueues-many-vm-null:
    - shard-lnl:          NOTRUN -> [SKIP][119] ([Intel XE#1392])
   [119]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-3/igt@xe_exec_basic@multigpu-many-execqueues-many-vm-null.html

  * igt@xe_exec_basic@multigpu-no-exec-null-defer-bind:
    - shard-dg2-set2:     [PASS][120] -> [SKIP][121] ([Intel XE#1392]) +6 other tests skip
   [120]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-466/igt@xe_exec_basic@multigpu-no-exec-null-defer-bind.html
   [121]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@xe_exec_basic@multigpu-no-exec-null-defer-bind.html

  * igt@xe_exec_basic@multigpu-once-basic-defer-mmap:
    - shard-bmg:          NOTRUN -> [SKIP][122] ([Intel XE#2322]) +2 other tests skip
   [122]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_basic@multigpu-once-basic-defer-mmap.html

  * igt@xe_exec_fault_mode@many-execqueues-userptr-imm:
    - shard-bmg:          [PASS][123] -> [FAIL][124] ([Intel XE#6050])
   [123]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@xe_exec_fault_mode@many-execqueues-userptr-imm.html
   [124]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_fault_mode@many-execqueues-userptr-imm.html

  * igt@xe_exec_fault_mode@once-bindexecqueue-rebind-imm:
    - shard-adlp:         NOTRUN -> [SKIP][125] ([Intel XE#288] / [Intel XE#5561])
   [125]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-6/igt@xe_exec_fault_mode@once-bindexecqueue-rebind-imm.html

  * igt@xe_exec_fault_mode@twice-userptr-rebind-imm:
    - shard-dg2-set2:     NOTRUN -> [SKIP][126] ([Intel XE#288]) +30 other tests skip
   [126]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@xe_exec_fault_mode@twice-userptr-rebind-imm.html

  * igt@xe_exec_system_allocator@many-stride-mmap-new-huge:
    - shard-adlp:         NOTRUN -> [SKIP][127] ([Intel XE#4915]) +8 other tests skip
   [127]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-3/igt@xe_exec_system_allocator@many-stride-mmap-new-huge.html

  * igt@xe_exec_system_allocator@process-many-stride-mmap-remap-dontunmap-eocheck:
    - shard-bmg:          [PASS][128] -> [ABORT][129] ([Intel XE#5790])
   [128]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-4/igt@xe_exec_system_allocator@process-many-stride-mmap-remap-dontunmap-eocheck.html
   [129]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_system_allocator@process-many-stride-mmap-remap-dontunmap-eocheck.html

  * igt@xe_exec_system_allocator@threads-shared-vm-many-large-mmap-new-huge-nomemset:
    - shard-lnl:          NOTRUN -> [SKIP][130] ([Intel XE#4943]) +1 other test skip
   [130]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-7/igt@xe_exec_system_allocator@threads-shared-vm-many-large-mmap-new-huge-nomemset.html

  * igt@xe_exec_system_allocator@threads-shared-vm-many-stride-mmap-free-huge:
    - shard-bmg:          NOTRUN -> [SKIP][131] ([Intel XE#4943]) +11 other tests skip
   [131]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_system_allocator@threads-shared-vm-many-stride-mmap-free-huge.html

  * igt@xe_exec_system_allocator@threads-shared-vm-many-stride-mmap-remap-eocheck:
    - shard-dg2-set2:     NOTRUN -> [SKIP][132] ([Intel XE#4915]) +292 other tests skip
   [132]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@xe_exec_system_allocator@threads-shared-vm-many-stride-mmap-remap-eocheck.html

  * igt@xe_exec_threads@threads-shared-vm-userptr-invalidate:
    - shard-bmg:          [PASS][133] -> [DMESG-FAIL][134] ([Intel XE#3876])
   [133]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@xe_exec_threads@threads-shared-vm-userptr-invalidate.html
   [134]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_threads@threads-shared-vm-userptr-invalidate.html

  * igt@xe_live_ktest@xe_bo:
    - shard-adlp:         NOTRUN -> [SKIP][135] ([Intel XE#2229] / [Intel XE#455]) +1 other test skip
   [135]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@xe_live_ktest@xe_bo.html

  * igt@xe_live_ktest@xe_bo@xe_bo_evict_kunit:
    - shard-lnl:          NOTRUN -> [SKIP][136] ([Intel XE#2229])
   [136]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-8/igt@xe_live_ktest@xe_bo@xe_bo_evict_kunit.html

  * igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit:
    - shard-adlp:         NOTRUN -> [SKIP][137] ([Intel XE#2229])
   [137]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit.html

  * igt@xe_mmap@small-bar:
    - shard-dg2-set2:     NOTRUN -> [SKIP][138] ([Intel XE#512])
   [138]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-433/igt@xe_mmap@small-bar.html

  * igt@xe_oa@buffer-size:
    - shard-dg2-set2:     NOTRUN -> [SKIP][139] ([Intel XE#6032])
   [139]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@xe_oa@buffer-size.html

  * igt@xe_oa@non-privileged-map-oa-buffer:
    - shard-dg2-set2:     NOTRUN -> [SKIP][140] ([Intel XE#3573]) +8 other tests skip
   [140]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-463/igt@xe_oa@non-privileged-map-oa-buffer.html

  * igt@xe_pat@display-vs-wb-transient:
    - shard-dg2-set2:     NOTRUN -> [SKIP][141] ([Intel XE#1337])
   [141]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@xe_pat@display-vs-wb-transient.html

  * igt@xe_pat@pat-index-xe2:
    - shard-dg2-set2:     NOTRUN -> [SKIP][142] ([Intel XE#977])
   [142]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@xe_pat@pat-index-xe2.html

  * igt@xe_peer2peer@read@read-gpua-vram01-gpub-system-p2p:
    - shard-dg2-set2:     NOTRUN -> [FAIL][143] ([Intel XE#1173]) +1 other test fail
   [143]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@xe_peer2peer@read@read-gpua-vram01-gpub-system-p2p.html

  * igt@xe_pm@d3cold-multiple-execs:
    - shard-dg2-set2:     NOTRUN -> [SKIP][144] ([Intel XE#2284] / [Intel XE#366])
   [144]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@xe_pm@d3cold-multiple-execs.html

  * igt@xe_pm@d3hot-i2c:
    - shard-dg2-set2:     NOTRUN -> [SKIP][145] ([Intel XE#5742])
   [145]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@xe_pm@d3hot-i2c.html

  * igt@xe_pm@s2idle-d3cold-basic-exec:
    - shard-bmg:          NOTRUN -> [SKIP][146] ([Intel XE#2284]) +1 other test skip
   [146]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@xe_pm@s2idle-d3cold-basic-exec.html

  * igt@xe_pm@s4-d3cold-basic-exec:
    - shard-lnl:          NOTRUN -> [SKIP][147] ([Intel XE#2284] / [Intel XE#366]) +1 other test skip
   [147]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-7/igt@xe_pm@s4-d3cold-basic-exec.html
    - shard-adlp:         NOTRUN -> [SKIP][148] ([Intel XE#2284] / [Intel XE#366])
   [148]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@xe_pm@s4-d3cold-basic-exec.html

  * igt@xe_pmu@engine-activity-all-load-idle:
    - shard-bmg:          [PASS][149] -> [DMESG-WARN][150] ([Intel XE#6190])
   [149]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@xe_pmu@engine-activity-all-load-idle.html
   [150]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@xe_pmu@engine-activity-all-load-idle.html

  * igt@xe_pmu@engine-activity-most-load@engine-drm_xe_engine_class_video_enhance1:
    - shard-bmg:          NOTRUN -> [DMESG-WARN][151] ([Intel XE#6190]) +1 other test dmesg-warn
   [151]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_pmu@engine-activity-most-load@engine-drm_xe_engine_class_video_enhance1.html

  * igt@xe_pmu@gt-frequency:
    - shard-dg2-set2:     [PASS][152] -> [FAIL][153] ([Intel XE#4819]) +1 other test fail
   [152]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-432/igt@xe_pmu@gt-frequency.html
   [153]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@xe_pmu@gt-frequency.html

  * igt@xe_pxp@pxp-stale-bo-bind-post-suspend:
    - shard-dg2-set2:     NOTRUN -> [SKIP][154] ([Intel XE#4733])
   [154]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-433/igt@xe_pxp@pxp-stale-bo-bind-post-suspend.html

  * igt@xe_query@multigpu-query-cs-cycles:
    - shard-bmg:          NOTRUN -> [SKIP][155] ([Intel XE#944])
   [155]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@xe_query@multigpu-query-cs-cycles.html

  * igt@xe_query@multigpu-query-uc-fw-version-guc:
    - shard-dg2-set2:     NOTRUN -> [SKIP][156] ([Intel XE#944])
   [156]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-432/igt@xe_query@multigpu-query-uc-fw-version-guc.html

  * igt@xe_sriov_auto_provisioning@resources-released-on-vfs-disabling:
    - shard-dg2-set2:     NOTRUN -> [SKIP][157] ([Intel XE#4130]) +2 other tests skip
   [157]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@xe_sriov_auto_provisioning@resources-released-on-vfs-disabling.html

  * igt@xe_sriov_scheduling@nonpreempt-engine-resets@numvfs-random:
    - shard-adlp:         [PASS][158] -> [DMESG-FAIL][159] ([Intel XE#5213]) +1 other test dmesg-fail
   [158]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-2/igt@xe_sriov_scheduling@nonpreempt-engine-resets@numvfs-random.html
   [159]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-1/igt@xe_sriov_scheduling@nonpreempt-engine-resets@numvfs-random.html

  
#### Possible fixes ####

  * igt@kms_async_flips@async-flip-with-page-flip-events-linear@pipe-c-edp-1:
    - shard-lnl:          [FAIL][160] ([Intel XE#5993]) -> [PASS][161] +3 other tests pass
   [160]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-lnl-3/igt@kms_async_flips@async-flip-with-page-flip-events-linear@pipe-c-edp-1.html
   [161]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-7/igt@kms_async_flips@async-flip-with-page-flip-events-linear@pipe-c-edp-1.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-a-hdmi-a-6:
    - shard-dg2-set2:     [INCOMPLETE][162] ([Intel XE#2705] / [Intel XE#3113] / [Intel XE#4212]) -> [PASS][163]
   [162]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-434/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-a-hdmi-a-6.html
   [163]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-a-hdmi-a-6.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs:
    - shard-dg2-set2:     [INCOMPLETE][164] ([Intel XE#1727] / [Intel XE#3113] / [Intel XE#4345]) -> [PASS][165]
   [164]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-463/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs.html
   [165]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs@pipe-b-hdmi-a-6:
    - shard-dg2-set2:     [INCOMPLETE][166] ([Intel XE#1727] / [Intel XE#3113]) -> [PASS][167]
   [166]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-463/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs@pipe-b-hdmi-a-6.html
   [167]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-434/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs@pipe-b-hdmi-a-6.html

  * igt@kms_cursor_legacy@cursora-vs-flipb-atomic:
    - shard-bmg:          [SKIP][168] ([Intel XE#2291]) -> [PASS][169]
   [168]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_cursor_legacy@cursora-vs-flipb-atomic.html
   [169]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_cursor_legacy@cursora-vs-flipb-atomic.html

  * igt@kms_cursor_legacy@flip-vs-cursor-toggle:
    - shard-bmg:          [DMESG-WARN][170] ([Intel XE#5354]) -> [PASS][171] +1 other test pass
   [170]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-5/igt@kms_cursor_legacy@flip-vs-cursor-toggle.html
   [171]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_cursor_legacy@flip-vs-cursor-toggle.html

  * igt@kms_flip@2x-nonexisting-fb:
    - shard-bmg:          [SKIP][172] ([Intel XE#2316]) -> [PASS][173] +3 other tests pass
   [172]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_flip@2x-nonexisting-fb.html
   [173]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_flip@2x-nonexisting-fb.html

  * igt@kms_flip@basic-flip-vs-modeset@c-hdmi-a1:
    - shard-adlp:         [DMESG-WARN][174] ([Intel XE#4543]) -> [PASS][175] +4 other tests pass
   [174]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-8/igt@kms_flip@basic-flip-vs-modeset@c-hdmi-a1.html
   [175]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-1/igt@kms_flip@basic-flip-vs-modeset@c-hdmi-a1.html

  * igt@kms_flip@flip-vs-rmfb:
    - shard-adlp:         [DMESG-WARN][176] ([Intel XE#5208]) -> [PASS][177]
   [176]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-1/igt@kms_flip@flip-vs-rmfb.html
   [177]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-2/igt@kms_flip@flip-vs-rmfb.html

  * igt@kms_flip@flip-vs-suspend:
    - shard-bmg:          [INCOMPLETE][178] ([Intel XE#2049] / [Intel XE#2597]) -> [PASS][179] +1 other test pass
   [178]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-8/igt@kms_flip@flip-vs-suspend.html
   [179]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_flip@flip-vs-suspend.html

  * igt@kms_flip@flip-vs-suspend-interruptible@a-hdmi-a1:
    - shard-adlp:         [DMESG-WARN][180] ([Intel XE#2953] / [Intel XE#4173]) -> [PASS][181] +2 other tests pass
   [180]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-8/igt@kms_flip@flip-vs-suspend-interruptible@a-hdmi-a1.html
   [181]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_flip@flip-vs-suspend-interruptible@a-hdmi-a1.html

  * igt@kms_flip@flip-vs-suspend@d-hdmi-a6:
    - shard-dg2-set2:     [INCOMPLETE][182] ([Intel XE#2049] / [Intel XE#2597]) -> [PASS][183] +1 other test pass
   [182]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-463/igt@kms_flip@flip-vs-suspend@d-hdmi-a6.html
   [183]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-464/igt@kms_flip@flip-vs-suspend@d-hdmi-a6.html

  * igt@kms_flip_tiling@flip-change-tiling:
    - shard-adlp:         [DMESG-FAIL][184] ([Intel XE#4543]) -> [PASS][185] +1 other test pass
   [184]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-3/igt@kms_flip_tiling@flip-change-tiling.html
   [185]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-9/igt@kms_flip_tiling@flip-change-tiling.html

  * igt@kms_flip_tiling@flip-change-tiling@pipe-d-hdmi-a-1-y-to-y:
    - shard-adlp:         [FAIL][186] ([Intel XE#1874]) -> [PASS][187] +1 other test pass
   [186]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-3/igt@kms_flip_tiling@flip-change-tiling@pipe-d-hdmi-a-1-y-to-y.html
   [187]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-9/igt@kms_flip_tiling@flip-change-tiling@pipe-d-hdmi-a-1-y-to-y.html

  * igt@kms_hdr@invalid-hdr:
    - shard-bmg:          [SKIP][188] ([Intel XE#1503]) -> [PASS][189]
   [188]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-1/igt@kms_hdr@invalid-hdr.html
   [189]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_hdr@invalid-hdr.html

  * igt@kms_setmode@invalid-clone-single-crtc:
    - shard-bmg:          [SKIP][190] ([Intel XE#1435]) -> [PASS][191]
   [190]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_setmode@invalid-clone-single-crtc.html
   [191]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_setmode@invalid-clone-single-crtc.html

  * igt@xe_exec_basic@many-basic:
    - shard-bmg:          [FAIL][192] -> [PASS][193]
   [192]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@xe_exec_basic@many-basic.html
   [193]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@xe_exec_basic@many-basic.html

  * igt@xe_exec_basic@multigpu-once-null-rebind:
    - shard-dg2-set2:     [SKIP][194] ([Intel XE#1392]) -> [PASS][195] +5 other tests pass
   [194]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-432/igt@xe_exec_basic@multigpu-once-null-rebind.html
   [195]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-436/igt@xe_exec_basic@multigpu-once-null-rebind.html

  * igt@xe_exec_system_allocator@evict-malloc:
    - shard-bmg:          [ABORT][196] ([Intel XE#3970]) -> [PASS][197]
   [196]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@xe_exec_system_allocator@evict-malloc.html
   [197]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-5/igt@xe_exec_system_allocator@evict-malloc.html

  * {igt@xe_exec_system_allocator@many-64k-malloc-prefetch-madvise}:
    - shard-bmg:          [CRASH][198] ([Intel XE#6192]) -> [PASS][199] +7 other tests pass
   [198]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@xe_exec_system_allocator@many-64k-malloc-prefetch-madvise.html
   [199]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@xe_exec_system_allocator@many-64k-malloc-prefetch-madvise.html

  * {igt@xe_exec_system_allocator@many-64k-new-prefetch}:
    - shard-lnl:          [CRASH][200] ([Intel XE#6192]) -> [PASS][201] +8 other tests pass
   [200]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-lnl-2/igt@xe_exec_system_allocator@many-64k-new-prefetch.html
   [201]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-lnl-3/igt@xe_exec_system_allocator@many-64k-new-prefetch.html

  * {igt@xe_pmu@engine-activity-gt-reset}:
    - shard-bmg:          [DMESG-WARN][202] ([Intel XE#6190]) -> [PASS][203]
   [202]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@xe_pmu@engine-activity-gt-reset.html
   [203]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@xe_pmu@engine-activity-gt-reset.html

  
#### Warnings ####

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs:
    - shard-dg2-set2:     [INCOMPLETE][204] ([Intel XE#1727] / [Intel XE#2705] / [Intel XE#3113] / [Intel XE#4212] / [Intel XE#4345]) -> [INCOMPLETE][205] ([Intel XE#1727] / [Intel XE#3113] / [Intel XE#4345])
   [204]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-dg2-434/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs.html
   [205]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-dg2-466/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs.html

  * igt@kms_flip@flip-vs-suspend-interruptible:
    - shard-adlp:         [DMESG-WARN][206] ([Intel XE#2953] / [Intel XE#4173] / [Intel XE#4543]) -> [DMESG-WARN][207] ([Intel XE#4543])
   [206]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-adlp-8/igt@kms_flip@flip-vs-suspend-interruptible.html
   [207]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-adlp-4/igt@kms_flip@flip-vs-suspend-interruptible.html

  * igt@kms_frontbuffer_tracking@drrs-2p-primscrn-cur-indfb-draw-render:
    - shard-bmg:          [SKIP][208] ([Intel XE#2311]) -> [SKIP][209] ([Intel XE#2312]) +7 other tests skip
   [208]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@kms_frontbuffer_tracking@drrs-2p-primscrn-cur-indfb-draw-render.html
   [209]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_frontbuffer_tracking@drrs-2p-primscrn-cur-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-mmap-wc:
    - shard-bmg:          [SKIP][210] ([Intel XE#2312]) -> [SKIP][211] ([Intel XE#5390]) +1 other test skip
   [210]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-mmap-wc.html
   [211]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-2/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-mmap-wc.html

  * igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-render:
    - shard-bmg:          [SKIP][212] ([Intel XE#5390]) -> [SKIP][213] ([Intel XE#2312]) +3 other tests skip
   [212]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-3/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-render.html
   [213]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbcdrrs-2p-primscrn-spr-indfb-draw-render:
    - shard-bmg:          [SKIP][214] ([Intel XE#2312]) -> [SKIP][215] ([Intel XE#2311]) +8 other tests skip
   [214]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_frontbuffer_tracking@fbcdrrs-2p-primscrn-spr-indfb-draw-render.html
   [215]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-7/igt@kms_frontbuffer_tracking@fbcdrrs-2p-primscrn-spr-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-pri-indfb-draw-render:
    - shard-bmg:          [SKIP][216] ([Intel XE#2312]) -> [SKIP][217] ([Intel XE#2313]) +4 other tests skip
   [216]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-6/igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-pri-indfb-draw-render.html
   [217]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-3/igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-pri-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-spr-indfb-draw-blt:
    - shard-bmg:          [SKIP][218] ([Intel XE#2313]) -> [SKIP][219] ([Intel XE#2312]) +9 other tests skip
   [218]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-1/igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-spr-indfb-draw-blt.html
   [219]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-6/igt@kms_frontbuffer_tracking@fbcpsr-2p-primscrn-spr-indfb-draw-blt.html

  * igt@kms_hdr@brightness-with-hdr:
    - shard-bmg:          [SKIP][220] ([Intel XE#3374] / [Intel XE#3544]) -> [SKIP][221] ([Intel XE#3544])
   [220]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-2/igt@kms_hdr@brightness-with-hdr.html
   [221]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-1/igt@kms_hdr@brightness-with-hdr.html

  * igt@kms_pm_rpm@dpms-lpsp:
    - shard-bmg:          [ABORT][222] ([Intel XE#4760]) -> [SKIP][223] ([Intel XE#1439] / [Intel XE#3141] / [Intel XE#836])
   [222]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-1/igt@kms_pm_rpm@dpms-lpsp.html
   [223]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-4/igt@kms_pm_rpm@dpms-lpsp.html

  * igt@xe_fault_injection@probe-fail-guc-xe_guc_ct_send_recv:
    - shard-bmg:          [ABORT][224] ([Intel XE#5466] / [Intel XE#5530]) -> [ABORT][225] ([Intel XE#4917] / [Intel XE#5466] / [Intel XE#5530])
   [224]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc/shard-bmg-3/igt@xe_fault_injection@probe-fail-guc-xe_guc_ct_send_recv.html
   [225]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/shard-bmg-8/igt@xe_fault_injection@probe-fail-guc-xe_guc_ct_send_recv.html

  
  {name}: This element is suppressed. This means it is ignored when computing
          the status of the difference (SUCCESS, WARNING, or FAILURE).

  [Intel XE#1091]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1091
  [Intel XE#1122]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1122
  [Intel XE#1123]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1123
  [Intel XE#1124]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1124
  [Intel XE#1129]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1129
  [Intel XE#1173]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1173
  [Intel XE#1178]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1178
  [Intel XE#1188]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1188
  [Intel XE#1337]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1337
  [Intel XE#1392]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1392
  [Intel XE#1406]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1406
  [Intel XE#1435]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1435
  [Intel XE#1439]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1439
  [Intel XE#1477]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1477
  [Intel XE#1489]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1489
  [Intel XE#1499]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1499
  [Intel XE#1503]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1503
  [Intel XE#1508]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1508
  [Intel XE#1727]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1727
  [Intel XE#1874]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1874
  [Intel XE#2049]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2049
  [Intel XE#2191]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2191
  [Intel XE#2229]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2229
  [Intel XE#2233]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2233
  [Intel XE#2234]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2234
  [Intel XE#2244]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2244
  [Intel XE#2252]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2252
  [Intel XE#2284]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2284
  [Intel XE#2291]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2291
  [Intel XE#2293]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2293
  [Intel XE#2311]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2311
  [Intel XE#2312]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2312
  [Intel XE#2313]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2313
  [Intel XE#2316]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2316
  [Intel XE#2320]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2320
  [Intel XE#2321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2321
  [Intel XE#2322]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2322
  [Intel XE#2325]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2325
  [Intel XE#2327]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2327
  [Intel XE#2380]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2380
  [Intel XE#2414]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2414
  [Intel XE#2499]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2499
  [Intel XE#2597]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2597
  [Intel XE#2652]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2652
  [Intel XE#2705]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2705
  [Intel XE#2724]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2724
  [Intel XE#2763]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2763
  [Intel XE#2849]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2849
  [Intel XE#2850]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2850
  [Intel XE#288]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/288
  [Intel XE#2887]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2887
  [Intel XE#2907]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2907
  [Intel XE#2927]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2927
  [Intel XE#2953]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2953
  [Intel XE#3012]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3012
  [Intel XE#306]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/306
  [Intel XE#308]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/308
  [Intel XE#3113]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3113
  [Intel XE#3141]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3141
  [Intel XE#316]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/316
  [Intel XE#3309]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3309
  [Intel XE#3321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3321
  [Intel XE#3374]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3374
  [Intel XE#3414]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3414
  [Intel XE#346]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/346
  [Intel XE#3544]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3544
  [Intel XE#3573]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3573
  [Intel XE#366]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/366
  [Intel XE#367]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/367
  [Intel XE#373]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/373
  [Intel XE#3876]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3876
  [Intel XE#3908]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3908
  [Intel XE#3970]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3970
  [Intel XE#4130]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4130
  [Intel XE#4173]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4173
  [Intel XE#4212]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4212
  [Intel XE#4345]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4345
  [Intel XE#4418]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4418
  [Intel XE#4543]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4543
  [Intel XE#455]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/455
  [Intel XE#4596]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4596
  [Intel XE#4665]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4665
  [Intel XE#4733]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4733
  [Intel XE#4760]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4760
  [Intel XE#4819]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4819
  [Intel XE#4837]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4837
  [Intel XE#4915]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4915
  [Intel XE#4917]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4917
  [Intel XE#4943]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4943
  [Intel XE#512]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/512
  [Intel XE#5208]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5208
  [Intel XE#5213]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5213
  [Intel XE#5299]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5299
  [Intel XE#5300]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5300
  [Intel XE#5354]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5354
  [Intel XE#5390]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5390
  [Intel XE#5466]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5466
  [Intel XE#5530]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5530
  [Intel XE#5561]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5561
  [Intel XE#5626]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5626
  [Intel XE#5666]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5666
  [Intel XE#5742]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5742
  [Intel XE#5786]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5786
  [Intel XE#5790]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5790
  [Intel XE#5890]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5890
  [Intel XE#5993]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5993
  [Intel XE#6032]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6032
  [Intel XE#6050]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6050
  [Intel XE#607]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/607
  [Intel XE#6070]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6070
  [Intel XE#610]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/610
  [Intel XE#616]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/616
  [Intel XE#6190]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6190
  [Intel XE#6192]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6192
  [Intel XE#623]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/623
  [Intel XE#651]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/651
  [Intel XE#653]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/653
  [Intel XE#656]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/656
  [Intel XE#658]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/658
  [Intel XE#787]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/787
  [Intel XE#836]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/836
  [Intel XE#870]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/870
  [Intel XE#929]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/929
  [Intel XE#944]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/944
  [Intel XE#977]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/977
  [i915#14968]: https://gitlab.freedesktop.org/drm/i915/kernel/-/issues/14968


Build changes
-------------

  * IGT: IGT_8549 -> IGT_8550
  * Linux: xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc -> xe-pw-154809v2

  IGT_8549: 8549
  IGT_8550: 4f8c7886ad02e116804ec08714f17bce1755c6e4 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  xe-3814-d2f002c868da5926fabd73b1ba2ab7a2b66d81dc: d2f002c868da5926fabd73b1ba2ab7a2b66d81dc
  xe-pw-154809v2: 154809v2

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-154809v2/index.html

[-- Attachment #2: Type: text/html, Size: 76336 bytes --]

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank
  2025-09-23 13:10 ` [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank Ankit Nautiyal
@ 2025-09-23 17:21   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 17:21 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:40PM +0530, Ankit Nautiyal wrote:
> The helper intel_dsb_wait_vblank_delay() is used in DSB to wait for the
> delayed vblank after the send push operation. Rename it to
> intel_dsb_wait_for_delayed_vblank() to align with the semantics.
> 
> v2: Rename to intel_dsb_wait_vblank_delay instead of the proposed SCL
> semantics, as this will be ot only about SCL lines with different timing
> generator and different refresh rate modes. (Ville)
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>

Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>

> ---
>  drivers/gpu/drm/i915/display/intel_color.c   | 2 +-
>  drivers/gpu/drm/i915/display/intel_display.c | 2 +-
>  drivers/gpu/drm/i915/display/intel_dsb.c     | 4 ++--
>  drivers/gpu/drm/i915/display/intel_dsb.h     | 4 ++--
>  4 files changed, 6 insertions(+), 6 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_color.c b/drivers/gpu/drm/i915/display/intel_color.c
> index 671db6926e4c..51db70d07fae 100644
> --- a/drivers/gpu/drm/i915/display/intel_color.c
> +++ b/drivers/gpu/drm/i915/display/intel_color.c
> @@ -2013,7 +2013,7 @@ void intel_color_prepare_commit(struct intel_atomic_state *state,
>  
>  	if (crtc_state->use_dsb && intel_color_uses_chained_dsb(crtc_state)) {
>  		intel_vrr_send_push(crtc_state->dsb_color, crtc_state);
> -		intel_dsb_wait_vblank_delay(state, crtc_state->dsb_color);
> +		intel_dsb_wait_for_delayed_vblank(state, crtc_state->dsb_color);
>  		intel_vrr_check_push_sent(crtc_state->dsb_color, crtc_state);
>  		intel_dsb_interrupt(crtc_state->dsb_color);
>  	}
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
> index aceafe4478d9..445400ed6592 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -7268,7 +7268,7 @@ static void intel_atomic_dsb_finish(struct intel_atomic_state *state,
>  		intel_dsb_wait_vblanks(new_crtc_state->dsb_commit, 1);
>  
>  		intel_vrr_send_push(new_crtc_state->dsb_commit, new_crtc_state);
> -		intel_dsb_wait_vblank_delay(state, new_crtc_state->dsb_commit);
> +		intel_dsb_wait_for_delayed_vblank(state, new_crtc_state->dsb_commit);
>  		intel_vrr_check_push_sent(new_crtc_state->dsb_commit,
>  					  new_crtc_state);
>  		intel_dsb_interrupt(new_crtc_state->dsb_commit);
> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
> index ca31e928ecb0..0584a9597327 100644
> --- a/drivers/gpu/drm/i915/display/intel_dsb.c
> +++ b/drivers/gpu/drm/i915/display/intel_dsb.c
> @@ -815,8 +815,8 @@ void intel_dsb_chain(struct intel_atomic_state *state,
>  			 wait_for_vblank ? DSB_WAIT_FOR_VBLANK : 0);
>  }
>  
> -void intel_dsb_wait_vblank_delay(struct intel_atomic_state *state,
> -				 struct intel_dsb *dsb)
> +void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
> +				       struct intel_dsb *dsb)
>  {
>  	struct intel_crtc *crtc = dsb->crtc;
>  	const struct intel_crtc_state *crtc_state =
> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.h b/drivers/gpu/drm/i915/display/intel_dsb.h
> index c8f4499916eb..2f31f2c1d0c5 100644
> --- a/drivers/gpu/drm/i915/display/intel_dsb.h
> +++ b/drivers/gpu/drm/i915/display/intel_dsb.h
> @@ -48,8 +48,8 @@ void intel_dsb_nonpost_end(struct intel_dsb *dsb);
>  void intel_dsb_interrupt(struct intel_dsb *dsb);
>  void intel_dsb_wait_usec(struct intel_dsb *dsb, int count);
>  void intel_dsb_wait_vblanks(struct intel_dsb *dsb, int count);
> -void intel_dsb_wait_vblank_delay(struct intel_atomic_state *state,
> -				 struct intel_dsb *dsb);
> +void intel_dsb_wait_for_delayed_vblank(struct intel_atomic_state *state,
> +				       struct intel_dsb *dsb);
>  void intel_dsb_wait_scanline_in(struct intel_atomic_state *state,
>  				struct intel_dsb *dsb,
>  				int lower, int upper);
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints
  2025-09-23 13:10 ` [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints Ankit Nautiyal
@ 2025-09-23 17:25   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 17:25 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:43PM +0530, Ankit Nautiyal wrote:
> The maximum guardband value is constrained by two factors:
> - The actual vblank length minus set context latency (SCL)
> - The hardware register field width:
>   - 8 bits for ICL/TGL (VRR_CTL_PIPELINE_FULL_MASK -> max 255)
>   - 16 bits for ADL+ (XELPD_VRR_CTL_VRR_GUARDBAND_MASK -> max 65535)
> 
> Remove the #FIXME and clamp the guardband to the maximum allowed value.
> 
> v2: Address comments from Ville:
> - Use REG_FIELD_MAX()
> - Separate out functions for intel_vrr_max_guardband(),
> intel_vrr_max_vblank_guardband().
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_vrr.c | 44 +++++++++++++++++-------
>  1 file changed, 32 insertions(+), 12 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
> index 8f851d3a3f44..f37076575bfe 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
> @@ -409,6 +409,35 @@ intel_vrr_compute_config(struct intel_crtc_state *crtc_state,
>  	}
>  }
>  
> +static int
> +intel_vrr_max_hw_guardband(const struct intel_crtc_state *crtc_state)
> +{
> +	struct intel_display *display = to_intel_display(crtc_state);
> +
> +	if (DISPLAY_VER(display) >= 13)
> +		return REG_FIELD_MAX(XELPD_VRR_CTL_VRR_GUARDBAND_MASK);
> +

I'd put 'else' here for consistency with other stuff.

> +	return intel_vrr_pipeline_full_to_guardband(crtc_state,
> +						    REG_FIELD_MAX(VRR_CTL_PIPELINE_FULL_MASK));
> +}
> +
> +static int
> +intel_vrr_max_vblank_guardband(const struct intel_crtc_state *crtc_state)
> +{
> +	struct intel_display *display = to_intel_display(crtc_state);
> +
> +	return crtc_state->vrr.vmin -

Missing a -crtc_vdisplay here.

what those
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>

> +	       crtc_state->set_context_latency -
> +	       intel_vrr_extra_vblank_delay(display);
> +}
> +
> +static int
> +intel_vrr_max_guardband(struct intel_crtc_state *crtc_state)
> +{
> +	return min(intel_vrr_max_hw_guardband(crtc_state),
> +		   intel_vrr_max_vblank_guardband(crtc_state));
> +}
> +
>  void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
>  {
>  	struct intel_display *display = to_intel_display(crtc_state);
> @@ -417,22 +446,13 @@ void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
>  	if (!intel_vrr_possible(crtc_state))
>  		return;
>  
> -	crtc_state->vrr.guardband =
> -		crtc_state->vrr.vmin -
> -		adjusted_mode->vdisplay -
> -		crtc_state->set_context_latency -
> -		intel_vrr_extra_vblank_delay(display);
> -
> -	if (DISPLAY_VER(display) < 13) {
> -		/* FIXME handle the limit in a proper way */
> -		crtc_state->vrr.guardband =
> -			min(crtc_state->vrr.guardband,
> -			    intel_vrr_pipeline_full_to_guardband(crtc_state, 255));
> +	crtc_state->vrr.guardband = min(crtc_state->vrr.vmin - adjusted_mode->crtc_vdisplay,
> +					intel_vrr_max_guardband(crtc_state));
>  
> +	if (DISPLAY_VER(display) < 13)
>  		crtc_state->vrr.pipeline_full =
>  			intel_vrr_guardband_to_pipeline_full(crtc_state,
>  							     crtc_state->vrr.guardband);
> -	}
>  }
>  
>  static u32 trans_vrr_ctl(const struct intel_crtc_state *crtc_state)
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX()
  2025-09-23 13:10 ` [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX() Ankit Nautiyal
@ 2025-09-23 17:27   ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-23 17:27 UTC (permalink / raw)
  To: Ankit Nautiyal; +Cc: intel-gfx, intel-xe

On Tue, Sep 23, 2025 at 06:40:42PM +0530, Ankit Nautiyal wrote:
> Introduce REG_FIELD_MAX macro as local wrapper around FIELD_MAX() to return
> the maximum value representable by a bit mask. The value is cast to u32
> for consistency with other REG_* macros and assumes the bitfield fits
> within 32 bits.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/i915_reg_defs.h | 10 ++++++++++
>  1 file changed, 10 insertions(+)
> 
> diff --git a/drivers/gpu/drm/i915/i915_reg_defs.h b/drivers/gpu/drm/i915/i915_reg_defs.h
> index bfe98cb9a038..50967f887790 100644
> --- a/drivers/gpu/drm/i915/i915_reg_defs.h
> +++ b/drivers/gpu/drm/i915/i915_reg_defs.h
> @@ -174,6 +174,16 @@
>   */
>  #define REG_FIELD_GET8(__mask, __val)   ((u8)FIELD_GET(__mask, __val))
>  
> +/**
> + * REG_FIELD_MAX() - produce the maximum value representable by a field
> + * @_mask: shifted mask defining the field's length and position
> + *
> + * Local wrapper for FIELD_MAX() to return the maximum bit value that can
> + * be held in the field specified by @_mask, cast to u32 for consistency
> + * with other macros.
> + */
> +#define REG_FIELD_MAX(_mask)	((u32)FIELD_MAX(_mask))

We use a double underscore '__mask' everwhere else. Let's
try to be consistent.

with that
Reviewed-by: Ville Syrjälä <ville.syrjala@linux.intel.com>

> +
>  typedef struct {
>  	u32 reg;
>  } i915_reg_t;
> -- 
> 2.45.2

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay
  2025-09-23 14:13   ` Ville Syrjälä
@ 2025-09-24  9:33     ` Nautiyal, Ankit K
  2025-09-24  9:49       ` Ville Syrjälä
  0 siblings, 1 reply; 23+ messages in thread
From: Nautiyal, Ankit K @ 2025-09-24  9:33 UTC (permalink / raw)
  To: Ville Syrjälä; +Cc: intel-gfx, intel-xe


On 9/23/2025 7:43 PM, Ville Syrjälä wrote:
> On Tue, Sep 23, 2025 at 06:40:39PM +0530, Ankit Nautiyal wrote:
>> The helper intel_vrr_vblank_delay() is used to account for scl lines
>> + extra_vblank_delay (for ICL/TGL case) for:
>> - evasion logic for vrr case
>> - to wait for SCL+ lines after send push operation.
>>
>> Rename the helper to intel_vrr_scl_delay since we are interested in the
>> SCL+ lines for the VRR cases.
>>
>> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
>> ---
>>   drivers/gpu/drm/i915/display/intel_dsb.c    | 4 ++--
>>   drivers/gpu/drm/i915/display/intel_vblank.c | 2 +-
>>   drivers/gpu/drm/i915/display/intel_vrr.c    | 2 +-
>>   drivers/gpu/drm/i915/display/intel_vrr.h    | 2 +-
>>   4 files changed, 5 insertions(+), 5 deletions(-)
>>
>> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
>> index dee44d45b668..ca31e928ecb0 100644
>> --- a/drivers/gpu/drm/i915/display/intel_dsb.c
>> +++ b/drivers/gpu/drm/i915/display/intel_dsb.c
>> @@ -128,7 +128,7 @@ static int dsb_vblank_delay(struct intel_atomic_state *state,
>>   		 * scanline until the delayed vblank occurs after
>>   		 * TRANS_PUSH has been written.
>>   		 */
>> -		return intel_vrr_vblank_delay(crtc_state) + 1;
>> +		return intel_vrr_scl_delay(crtc_state) + 1;
> I'd skip this renaming for now. I think after you've added the
> safe window scanline wait you can replace all of these with
> crtc_state->set_context_latency.

Hmm alright. I will drop this patch.

But the intel_vrr_vblank_delay() is now just 
crtc_state->set_context_latency + intel_vrr_extra_vblank_delay().

Do you mean we don't need intel_vrr_extra_vblank_delay()?

Perhaps you are right, with the wait for vmin safe window to end, will 
leave only SCL lines before delayed vblank.

So the one extra scanline which gets inserted for ICL/TGL will be 
counted in the wait for safe window.


>
>>   	else
>>   		return intel_mode_vblank_delay(&crtc_state->hw.adjusted_mode);
>>   }
>> @@ -723,7 +723,7 @@ void intel_dsb_vblank_evade(struct intel_atomic_state *state,
>>   		intel_dsb_emit_wait_dsl(dsb, DSB_OPCODE_WAIT_DSL_OUT, 0, 0);
>>   
>>   	if (pre_commit_is_vrr_active(state, crtc)) {
>> -		int vblank_delay = intel_vrr_vblank_delay(crtc_state);
>> +		int vblank_delay = intel_vrr_scl_delay(crtc_state);
>>   
>>   		end = intel_vrr_vmin_vblank_start(crtc_state);
>>   		start = end - vblank_delay - latency;
>> diff --git a/drivers/gpu/drm/i915/display/intel_vblank.c b/drivers/gpu/drm/i915/display/intel_vblank.c
>> index c15234c1d96e..9441b7bacd27 100644
>> --- a/drivers/gpu/drm/i915/display/intel_vblank.c
>> +++ b/drivers/gpu/drm/i915/display/intel_vblank.c
>> @@ -681,7 +681,7 @@ void intel_vblank_evade_init(const struct intel_crtc_state *old_crtc_state,
>>   		else
>>   			evade->vblank_start = intel_vrr_vmax_vblank_start(crtc_state);
>>   
>> -		vblank_delay = intel_vrr_vblank_delay(crtc_state);
>> +		vblank_delay = intel_vrr_scl_delay(crtc_state);
> I was pondering about this case especially, but I *think* it should
> also be changed to crtc_state->set_context_latency. We don't want to
> perform the commit while in the SCL here because then we're not in
> the safe window and the DSB we use for LUT updates wouldn't start
> until the next safe window starts (== next frame's vactive), whereas
> the double buffered registers would latch already in the upcoming
> delayed vblank.
>
> But performing the commit while we're between undelayed vblank
> and SCL start should be fine since that is part of the safe
> window. So we don't need to evade the actual undelayed vblank
> when in VRR mode.
>
> The only exception here would be the LRR and M/N cases since those
> perhaps still need to evade the undlayed vblank proper. But we always
> drop out of VRR mode for those types of updates so they won't be
> taking this codepath anyway.

Hmm ok so replacing intel_vrr_vblank_delay with 
crtc_state->set_context_latency will work for both:

-the wait before push clear and

-the evasion case

So will add a last patch to just use crtc_state->set_context wherever we 
are using intel_vrr_vblank_delay then.

Regards,

Ankit

>
>>   	} else {
>>   		evade->vblank_start = intel_mode_vblank_start(adjusted_mode);
>>   
>> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
>> index 1b90eaa6a776..40e256bce3cb 100644
>> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
>> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
>> @@ -92,7 +92,7 @@ static int intel_vrr_extra_vblank_delay(struct intel_display *display)
>>   	return DISPLAY_VER(display) < 13 ? 1 : 0;
>>   }
>>   
>> -int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state)
>> +int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state)
>>   {
>>   	struct intel_display *display = to_intel_display(crtc_state);
>>   
>> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
>> index 38bf9996b883..b72e90b4abe5 100644
>> --- a/drivers/gpu/drm/i915/display/intel_vrr.h
>> +++ b/drivers/gpu/drm/i915/display/intel_vrr.h
>> @@ -35,7 +35,7 @@ int intel_vrr_vmax_vtotal(const struct intel_crtc_state *crtc_state);
>>   int intel_vrr_vmin_vtotal(const struct intel_crtc_state *crtc_state);
>>   int intel_vrr_vmax_vblank_start(const struct intel_crtc_state *crtc_state);
>>   int intel_vrr_vmin_vblank_start(const struct intel_crtc_state *crtc_state);
>> -int intel_vrr_vblank_delay(const struct intel_crtc_state *crtc_state);
>> +int intel_vrr_scl_delay(const struct intel_crtc_state *crtc_state);
>>   bool intel_vrr_is_fixed_rr(const struct intel_crtc_state *crtc_state);
>>   void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
>>   void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
>> -- 
>> 2.45.2

^ permalink raw reply	[flat|nested] 23+ messages in thread

* Re: [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay
  2025-09-24  9:33     ` Nautiyal, Ankit K
@ 2025-09-24  9:49       ` Ville Syrjälä
  0 siblings, 0 replies; 23+ messages in thread
From: Ville Syrjälä @ 2025-09-24  9:49 UTC (permalink / raw)
  To: Nautiyal, Ankit K; +Cc: intel-gfx, intel-xe

On Wed, Sep 24, 2025 at 03:03:39PM +0530, Nautiyal, Ankit K wrote:
> 
> On 9/23/2025 7:43 PM, Ville Syrjälä wrote:
> > On Tue, Sep 23, 2025 at 06:40:39PM +0530, Ankit Nautiyal wrote:
> >> The helper intel_vrr_vblank_delay() is used to account for scl lines
> >> + extra_vblank_delay (for ICL/TGL case) for:
> >> - evasion logic for vrr case
> >> - to wait for SCL+ lines after send push operation.
> >>
> >> Rename the helper to intel_vrr_scl_delay since we are interested in the
> >> SCL+ lines for the VRR cases.
> >>
> >> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> >> ---
> >>   drivers/gpu/drm/i915/display/intel_dsb.c    | 4 ++--
> >>   drivers/gpu/drm/i915/display/intel_vblank.c | 2 +-
> >>   drivers/gpu/drm/i915/display/intel_vrr.c    | 2 +-
> >>   drivers/gpu/drm/i915/display/intel_vrr.h    | 2 +-
> >>   4 files changed, 5 insertions(+), 5 deletions(-)
> >>
> >> diff --git a/drivers/gpu/drm/i915/display/intel_dsb.c b/drivers/gpu/drm/i915/display/intel_dsb.c
> >> index dee44d45b668..ca31e928ecb0 100644
> >> --- a/drivers/gpu/drm/i915/display/intel_dsb.c
> >> +++ b/drivers/gpu/drm/i915/display/intel_dsb.c
> >> @@ -128,7 +128,7 @@ static int dsb_vblank_delay(struct intel_atomic_state *state,
> >>   		 * scanline until the delayed vblank occurs after
> >>   		 * TRANS_PUSH has been written.
> >>   		 */
> >> -		return intel_vrr_vblank_delay(crtc_state) + 1;
> >> +		return intel_vrr_scl_delay(crtc_state) + 1;
> > I'd skip this renaming for now. I think after you've added the
> > safe window scanline wait you can replace all of these with
> > crtc_state->set_context_latency.
> 
> Hmm alright. I will drop this patch.
> 
> But the intel_vrr_vblank_delay() is now just 
> crtc_state->set_context_latency + intel_vrr_extra_vblank_delay().
> 
> Do you mean we don't need intel_vrr_extra_vblank_delay()?
> 
> Perhaps you are right, with the wait for vmin safe window to end, will 
> leave only SCL lines before delayed vblank.
> 
> So the one extra scanline which gets inserted for ICL/TGL will be 
> counted in the wait for safe window.

Exactly. That icl/tgl quirk is functionally identical to
just reducing the guardband by one line on ADL+, and thus
both will be covered by the safe window wait.

> 
> 
> >
> >>   	else
> >>   		return intel_mode_vblank_delay(&crtc_state->hw.adjusted_mode);
> >>   }
> >> @@ -723,7 +723,7 @@ void intel_dsb_vblank_evade(struct intel_atomic_state *state,
> >>   		intel_dsb_emit_wait_dsl(dsb, DSB_OPCODE_WAIT_DSL_OUT, 0, 0);
> >>   
> >>   	if (pre_commit_is_vrr_active(state, crtc)) {
> >> -		int vblank_delay = intel_vrr_vblank_delay(crtc_state);
> >> +		int vblank_delay = intel_vrr_scl_delay(crtc_state);
> >>   
> >>   		end = intel_vrr_vmin_vblank_start(crtc_state);
> >>   		start = end - vblank_delay - latency;
> >> diff --git a/drivers/gpu/drm/i915/display/intel_vblank.c b/drivers/gpu/drm/i915/display/intel_vblank.c
> >> index c15234c1d96e..9441b7bacd27 100644
> >> --- a/drivers/gpu/drm/i915/display/intel_vblank.c
> >> +++ b/drivers/gpu/drm/i915/display/intel_vblank.c
> >> @@ -681,7 +681,7 @@ void intel_vblank_evade_init(const struct intel_crtc_state *old_crtc_state,
> >>   		else
> >>   			evade->vblank_start = intel_vrr_vmax_vblank_start(crtc_state);
> >>   
> >> -		vblank_delay = intel_vrr_vblank_delay(crtc_state);
> >> +		vblank_delay = intel_vrr_scl_delay(crtc_state);
> > I was pondering about this case especially, but I *think* it should
> > also be changed to crtc_state->set_context_latency. We don't want to
> > perform the commit while in the SCL here because then we're not in
> > the safe window and the DSB we use for LUT updates wouldn't start
> > until the next safe window starts (== next frame's vactive), whereas
> > the double buffered registers would latch already in the upcoming
> > delayed vblank.
> >
> > But performing the commit while we're between undelayed vblank
> > and SCL start should be fine since that is part of the safe
> > window. So we don't need to evade the actual undelayed vblank
> > when in VRR mode.
> >
> > The only exception here would be the LRR and M/N cases since those
> > perhaps still need to evade the undlayed vblank proper. But we always
> > drop out of VRR mode for those types of updates so they won't be
> > taking this codepath anyway.
> 
> Hmm ok so replacing intel_vrr_vblank_delay with 
> crtc_state->set_context_latency will work for both:
> 
> -the wait before push clear and
> 
> -the evasion case
> 
> So will add a last patch to just use crtc_state->set_context wherever we 
> are using intel_vrr_vblank_delay then.

ack

-- 
Ville Syrjälä
Intel

^ permalink raw reply	[flat|nested] 23+ messages in thread

end of thread, other threads:[~2025-09-24  9:49 UTC | newest]

Thread overview: 23+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2025-09-23 13:10 [PATCH 0/9] Introduce set_context_latency and refactor VRR/DSB timing logic Ankit Nautiyal
2025-09-23 13:10 ` [PATCH 1/9] drm/i915/psr: s/intel_psr_min_vblank_delay/intel_psr_min_set_context_latency Ankit Nautiyal
2025-09-23 13:10 ` [PATCH 2/9] drm/i915/display: Add set_context_latency to crtc_state Ankit Nautiyal
2025-09-23 14:11   ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 3/9] drm/i915/vrr: Use set_context_latency instead of intel_vrr_real_vblank_delay() Ankit Nautiyal
2025-09-23 13:10 ` [PATCH 4/9] drm/i915/vrr: Use SCL for computing guardband Ankit Nautiyal
2025-09-23 14:12   ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 5/9] drm/i915/vrr: s/intel_vrr_vblank_delay/intel_vrr_scl_delay Ankit Nautiyal
2025-09-23 14:13   ` Ville Syrjälä
2025-09-24  9:33     ` Nautiyal, Ankit K
2025-09-24  9:49       ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 6/9] drm/i915/dsb: s/intel_dsb_wait_vblank_delay/intel_dsb_wait_for_delayed_vblank Ankit Nautiyal
2025-09-23 17:21   ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 7/9] drm/i915/display: Wait for scl start instead of dsb_wait_vblanks Ankit Nautiyal
2025-09-23 14:32   ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 8/9] drm/i915/reg_defs: Add REG_FIELD_MAX wrapper for FIELD_MAX() Ankit Nautiyal
2025-09-23 17:27   ` Ville Syrjälä
2025-09-23 13:10 ` [PATCH 9/9] drm/i915/vrr: Clamp guardband as per hardware and timing constraints Ankit Nautiyal
2025-09-23 17:25   ` Ville Syrjälä
2025-09-23 13:32 ` ✓ CI.KUnit: success for Introduce set_context_latency and refactor VRR/DSB timing logic (rev2) Patchwork
2025-09-23 13:47 ` ✗ CI.checksparse: warning " Patchwork
2025-09-23 14:16 ` ✓ Xe.CI.BAT: success " Patchwork
2025-09-23 15:48 ` ✗ Xe.CI.Full: failure " Patchwork

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).