public inbox for intel-xe@lists.freedesktop.org
 help / color / mirror / Atom feed
* [PATCH v4 0/3] Introduce Xe Correctable Error Handling
@ 2026-03-31 10:23 Raag Jadav
  2026-03-31 10:23 ` [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler Raag Jadav
                   ` (6 more replies)
  0 siblings, 7 replies; 12+ messages in thread
From: Raag Jadav @ 2026-03-31 10:23 UTC (permalink / raw)
  To: intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, mallesh.koujalagi,
	soham.purkait, anoop.c.vijay, aravind.iddamsetty, Raag Jadav

This series builds on top of system controller series[1] and adds initial
support for correctable error handling in xe. This serves as a foundation
for RAS infrastructure and will be further extended to facilitate other
RAS features.

Detailed description in commit message.

[1] https://patchwork.freedesktop.org/series/159554/

v2: Use system_percpu_wq instead of dedicated (Matthew Brost)
    Handle unexpected response length (Mallesh)

v3: Handle event flood (Mallesh)

v4: Handle IRQ before sysctrl initialization (Mallesh)
    Fix Severity/Component logging (Mallesh)
    s/xe_ras_error/xe_ras_error_class (Riana)

Raag Jadav (3):
  drm/xe/sysctrl: Add system controller interrupt handler
  drm/xe/sysctrl: Add system controller event support
  drm/xe/ras: Introduce correctable error handling

 drivers/gpu/drm/xe/Makefile                 |  2 +
 drivers/gpu/drm/xe/regs/xe_irq_regs.h       |  1 +
 drivers/gpu/drm/xe/xe_irq.c                 |  2 +
 drivers/gpu/drm/xe/xe_ras.c                 | 90 +++++++++++++++++++++
 drivers/gpu/drm/xe/xe_ras.h                 | 14 ++++
 drivers/gpu/drm/xe/xe_ras_types.h           | 73 +++++++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl.c             | 46 +++++++++--
 drivers/gpu/drm/xe/xe_sysctrl.h             |  2 +
 drivers/gpu/drm/xe/xe_sysctrl_event.c       | 89 ++++++++++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl_event_types.h | 52 ++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl_mailbox.h     | 10 +++
 drivers/gpu/drm/xe/xe_sysctrl_types.h       |  7 ++
 12 files changed, 382 insertions(+), 6 deletions(-)
 create mode 100644 drivers/gpu/drm/xe/xe_ras.c
 create mode 100644 drivers/gpu/drm/xe/xe_ras.h
 create mode 100644 drivers/gpu/drm/xe/xe_ras_types.h
 create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event.c
 create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event_types.h

-- 
2.43.0


^ permalink raw reply	[flat|nested] 12+ messages in thread

* [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
@ 2026-03-31 10:23 ` Raag Jadav
  2026-04-01  9:56   ` Mallesh, Koujalagi
  2026-03-31 10:23 ` [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support Raag Jadav
                   ` (5 subsequent siblings)
  6 siblings, 1 reply; 12+ messages in thread
From: Raag Jadav @ 2026-03-31 10:23 UTC (permalink / raw)
  To: intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, mallesh.koujalagi,
	soham.purkait, anoop.c.vijay, aravind.iddamsetty, Raag Jadav

Add system controller interrupt handler which is denoted by 11th bit in
GFX master interrupt register. While at it, add worker for scheduling
system controller work.

Co-developed-by: Soham Purkait <soham.purkait@intel.com>
Signed-off-by: Soham Purkait <soham.purkait@intel.com>
Signed-off-by: Raag Jadav <raag.jadav@intel.com>
---
v2: Use system_percpu_wq instead of dedicated (Matthew Brost)
v4: Handle IRQ before sysctrl initialization (Mallesh)
---
 drivers/gpu/drm/xe/regs/xe_irq_regs.h |  1 +
 drivers/gpu/drm/xe/xe_irq.c           |  2 ++
 drivers/gpu/drm/xe/xe_sysctrl.c       | 39 ++++++++++++++++++++++-----
 drivers/gpu/drm/xe/xe_sysctrl.h       |  1 +
 drivers/gpu/drm/xe/xe_sysctrl_types.h |  7 +++++
 5 files changed, 44 insertions(+), 6 deletions(-)

diff --git a/drivers/gpu/drm/xe/regs/xe_irq_regs.h b/drivers/gpu/drm/xe/regs/xe_irq_regs.h
index 9d74f454d3ff..1d6b976c4de0 100644
--- a/drivers/gpu/drm/xe/regs/xe_irq_regs.h
+++ b/drivers/gpu/drm/xe/regs/xe_irq_regs.h
@@ -22,6 +22,7 @@
 #define   DISPLAY_IRQ				REG_BIT(16)
 #define   SOC_H2DMEMINT_IRQ			REG_BIT(13)
 #define   I2C_IRQ				REG_BIT(12)
+#define   SYSCTRL_IRQ				REG_BIT(11)
 #define   GT_DW_IRQ(x)				REG_BIT(x)
 
 /*
diff --git a/drivers/gpu/drm/xe/xe_irq.c b/drivers/gpu/drm/xe/xe_irq.c
index 9a775c6588dc..e9f0b3cad06d 100644
--- a/drivers/gpu/drm/xe/xe_irq.c
+++ b/drivers/gpu/drm/xe/xe_irq.c
@@ -24,6 +24,7 @@
 #include "xe_mmio.h"
 #include "xe_pxp.h"
 #include "xe_sriov.h"
+#include "xe_sysctrl.h"
 #include "xe_tile.h"
 
 /*
@@ -525,6 +526,7 @@ static irqreturn_t dg1_irq_handler(int irq, void *arg)
 				xe_heci_csc_irq_handler(xe, master_ctl);
 			xe_display_irq_handler(xe, master_ctl);
 			xe_i2c_irq_handler(xe, master_ctl);
+			xe_sysctrl_irq_handler(xe, master_ctl);
 			xe_mert_irq_handler(xe, master_ctl);
 			gu_misc_iir = gu_misc_irq_ack(xe, master_ctl);
 		}
diff --git a/drivers/gpu/drm/xe/xe_sysctrl.c b/drivers/gpu/drm/xe/xe_sysctrl.c
index 2bcef304eb9a..afa9654668a2 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl.c
+++ b/drivers/gpu/drm/xe/xe_sysctrl.c
@@ -8,6 +8,7 @@
 
 #include <drm/drm_managed.h>
 
+#include "regs/xe_irq_regs.h"
 #include "regs/xe_sysctrl_regs.h"
 #include "xe_device.h"
 #include "xe_mmio.h"
@@ -30,10 +31,16 @@
 static void sysctrl_fini(void *arg)
 {
 	struct xe_device *xe = arg;
+	struct xe_sysctrl *sc = &xe->sc;
 
+	cancel_work_sync(&sc->work);
 	xe->soc_remapper.set_sysctrl_region(xe, 0);
 }
 
+static void xe_sysctrl_work(struct work_struct *work)
+{
+}
+
 /**
  * xe_sysctrl_init() - Initialize System Controller subsystem
  * @xe: xe device instance
@@ -55,11 +62,7 @@ int xe_sysctrl_init(struct xe_device *xe)
 	if (!xe->info.has_sysctrl)
 		return 0;
 
-	xe->soc_remapper.set_sysctrl_region(xe, SYSCTRL_MAILBOX_INDEX);
-
-	ret = devm_add_action_or_reset(xe->drm.dev, sysctrl_fini, xe);
-	if (ret)
-		return ret;
+	xe_assert(xe, xe->soc_remapper.set_sysctrl_region);
 
 	sc->mmio = devm_kzalloc(xe->drm.dev, sizeof(*sc->mmio), GFP_KERNEL);
 	if (!sc->mmio)
@@ -73,9 +76,33 @@ int xe_sysctrl_init(struct xe_device *xe)
 	if (ret)
 		return ret;
 
+	ret = devm_mutex_init(xe->drm.dev, &sc->work_lock);
+	if (ret)
+		return ret;
+
+	xe->soc_remapper.set_sysctrl_region(xe, SYSCTRL_MAILBOX_INDEX);
 	xe_sysctrl_mailbox_init(sc);
+	INIT_WORK(&sc->work, xe_sysctrl_work);
 
-	return 0;
+	return devm_add_action_or_reset(xe->drm.dev, sysctrl_fini, xe);
+}
+
+/**
+ * xe_sysctrl_irq_handler() - Handler for System Controller interrupts
+ * @xe: xe device instance
+ * @master_ctl: interrupt register
+ *
+ * Handle interrupts generated by System Controller.
+ */
+void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl)
+{
+	struct xe_sysctrl *sc = &xe->sc;
+
+	if (!xe->info.has_sysctrl || !sc->work.func)
+		return;
+
+	if (master_ctl & SYSCTRL_IRQ)
+		schedule_work(&sc->work);
 }
 
 /**
diff --git a/drivers/gpu/drm/xe/xe_sysctrl.h b/drivers/gpu/drm/xe/xe_sysctrl.h
index f3b0f3716b2f..f7469bfc9324 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl.h
+++ b/drivers/gpu/drm/xe/xe_sysctrl.h
@@ -17,6 +17,7 @@ static inline struct xe_device *sc_to_xe(struct xe_sysctrl *sc)
 }
 
 int xe_sysctrl_init(struct xe_device *xe);
+void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl);
 void xe_sysctrl_pm_resume(struct xe_device *xe);
 
 #endif
diff --git a/drivers/gpu/drm/xe/xe_sysctrl_types.h b/drivers/gpu/drm/xe/xe_sysctrl_types.h
index 8217f6befe70..13fbf2990280 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl_types.h
+++ b/drivers/gpu/drm/xe/xe_sysctrl_types.h
@@ -8,6 +8,7 @@
 
 #include <linux/mutex.h>
 #include <linux/types.h>
+#include <linux/workqueue_types.h>
 
 struct xe_mmio;
 
@@ -27,6 +28,12 @@ struct xe_sysctrl {
 
 	/** @phase_bit: Message boundary phase toggle bit (0 or 1) */
 	bool phase_bit;
+
+	/** @work: Pending events work */
+	struct work_struct work;
+
+	/** @work_lock: Mutex protecting pending events */
+	struct mutex work_lock;
 };
 
 #endif
-- 
2.43.0


^ permalink raw reply related	[flat|nested] 12+ messages in thread

* [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
  2026-03-31 10:23 ` [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler Raag Jadav
@ 2026-03-31 10:23 ` Raag Jadav
  2026-04-01 10:06   ` Mallesh, Koujalagi
  2026-03-31 10:23 ` [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling Raag Jadav
                   ` (4 subsequent siblings)
  6 siblings, 1 reply; 12+ messages in thread
From: Raag Jadav @ 2026-03-31 10:23 UTC (permalink / raw)
  To: intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, mallesh.koujalagi,
	soham.purkait, anoop.c.vijay, aravind.iddamsetty, Raag Jadav

System controller reports different types of events to GFX endpoint for
different usecases, add initial support for them. This will be further
extended to service those usecases.

Signed-off-by: Raag Jadav <raag.jadav@intel.com>
---
v2: Handle unexpected response length (Mallesh)
v3: Handle event flood (Mallesh)
---
 drivers/gpu/drm/xe/Makefile                 |  1 +
 drivers/gpu/drm/xe/xe_sysctrl.c             |  7 ++
 drivers/gpu/drm/xe/xe_sysctrl.h             |  1 +
 drivers/gpu/drm/xe/xe_sysctrl_event.c       | 88 +++++++++++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl_event_types.h | 52 ++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl_mailbox.h     | 10 +++
 6 files changed, 159 insertions(+)
 create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event.c
 create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event_types.h

diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
index 06b5d53e1629..593b359bbaca 100644
--- a/drivers/gpu/drm/xe/Makefile
+++ b/drivers/gpu/drm/xe/Makefile
@@ -125,6 +125,7 @@ xe-y += xe_bb.o \
 	xe_survivability_mode.o \
 	xe_sync.o \
 	xe_sysctrl.o \
+	xe_sysctrl_event.o \
 	xe_sysctrl_mailbox.o \
 	xe_tile.o \
 	xe_tile_sysfs.o \
diff --git a/drivers/gpu/drm/xe/xe_sysctrl.c b/drivers/gpu/drm/xe/xe_sysctrl.c
index afa9654668a2..7003b1da6e46 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl.c
+++ b/drivers/gpu/drm/xe/xe_sysctrl.c
@@ -12,6 +12,7 @@
 #include "regs/xe_sysctrl_regs.h"
 #include "xe_device.h"
 #include "xe_mmio.h"
+#include "xe_pm.h"
 #include "xe_soc_remapper.h"
 #include "xe_sysctrl.h"
 #include "xe_sysctrl_mailbox.h"
@@ -39,6 +40,12 @@ static void sysctrl_fini(void *arg)
 
 static void xe_sysctrl_work(struct work_struct *work)
 {
+	struct xe_sysctrl *sc = container_of(work, struct xe_sysctrl, work);
+	struct xe_device *xe = sc_to_xe(sc);
+
+	guard(xe_pm_runtime)(xe);
+	guard(mutex)(&sc->work_lock);
+	xe_sysctrl_event(sc);
 }
 
 /**
diff --git a/drivers/gpu/drm/xe/xe_sysctrl.h b/drivers/gpu/drm/xe/xe_sysctrl.h
index f7469bfc9324..090dffb6d55f 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl.h
+++ b/drivers/gpu/drm/xe/xe_sysctrl.h
@@ -16,6 +16,7 @@ static inline struct xe_device *sc_to_xe(struct xe_sysctrl *sc)
 	return container_of(sc, struct xe_device, sc);
 }
 
+void xe_sysctrl_event(struct xe_sysctrl *sc);
 int xe_sysctrl_init(struct xe_device *xe);
 void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl);
 void xe_sysctrl_pm_resume(struct xe_device *xe);
diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event.c b/drivers/gpu/drm/xe/xe_sysctrl_event.c
new file mode 100644
index 000000000000..800d100f09c5
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_sysctrl_event.c
@@ -0,0 +1,88 @@
+// SPDX-License-Identifier: MIT
+/*
+ * Copyright © 2026 Intel Corporation
+ */
+
+#include "xe_device.h"
+#include "xe_irq.h"
+#include "xe_printk.h"
+#include "xe_sysctrl.h"
+#include "xe_sysctrl_event_types.h"
+#include "xe_sysctrl_mailbox.h"
+#include "xe_sysctrl_mailbox_types.h"
+
+static void xe_sysctrl_get_pending_event(struct xe_sysctrl *sc,
+					 struct xe_sysctrl_mailbox_command *command)
+{
+	struct xe_sysctrl_event_response response;
+	struct xe_device *xe = sc_to_xe(sc);
+	u32 count = 0;
+	size_t len;
+	int ret;
+
+	command->data_out = &response;
+	command->data_out_len = sizeof(response);
+
+	do {
+		memset(&response, 0, sizeof(response));
+
+		ret = xe_sysctrl_send_command(sc, command, &len);
+		if (ret) {
+			xe_err(xe, "sysctrl: failed to get pending event %d\n", ret);
+			return;
+		}
+
+		if (len != sizeof(response)) {
+			xe_err(xe, "sysctrl: unexpected pending event response length %zu\n", len);
+			return;
+		}
+
+		if (response.event == XE_SYSCTRL_EVENT_THRESHOLD_CROSSED) {
+			xe_warn(xe, "[RAS]: error counter threshold crossed\n");
+		} else {
+			xe_err(xe, "sysctrl: unexpected event %#x\n", response.event);
+			return;
+		}
+
+		if (++count > XE_SYSCTRL_EVENT_FLOOD) {
+			xe_err(xe, "sysctrl: event flooding\n");
+			return;
+		}
+
+		xe_dbg(xe, "sysctrl: %u events pending\n", response.count);
+	} while (response.count);
+}
+
+static void xe_sysctrl_event_request_prep(struct xe_device *xe,
+					  struct xe_sysctrl_app_msg_hdr *header,
+					  struct xe_sysctrl_event_request *request)
+{
+	struct pci_dev *pdev = to_pci_dev(xe->drm.dev);
+
+	header->data = REG_FIELD_PREP(APP_HDR_GROUP_ID_MASK, XE_SYSCTRL_GROUP_GFSP) |
+		       REG_FIELD_PREP(APP_HDR_COMMAND_MASK, XE_SYSCTRL_CMD_GET_PENDING_EVENT);
+
+	request->vector = xe_device_has_msix(xe) ? XE_IRQ_DEFAULT_MSIX : 0;
+	request->fn = PCI_FUNC(pdev->devfn);
+}
+
+/**
+ * xe_sysctrl_event() - Handler for System Controller events
+ * @sc: System Controller instance
+ *
+ * Handle events generated by System Controller.
+ */
+void xe_sysctrl_event(struct xe_sysctrl *sc)
+{
+	struct xe_sysctrl_mailbox_command command = {};
+	struct xe_sysctrl_event_request request = {};
+	struct xe_sysctrl_app_msg_hdr header = {};
+
+	xe_sysctrl_event_request_prep(sc_to_xe(sc), &header, &request);
+
+	command.header = header;
+	command.data_in = &request;
+	command.data_in_len = sizeof(request);
+
+	xe_sysctrl_get_pending_event(sc, &command);
+}
diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event_types.h b/drivers/gpu/drm/xe/xe_sysctrl_event_types.h
new file mode 100644
index 000000000000..1430a7ee2b39
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_sysctrl_event_types.h
@@ -0,0 +1,52 @@
+/* SPDX-License-Identifier: MIT */
+/*
+ * Copyright © 2026 Intel Corporation
+ */
+
+#ifndef _XE_SYSCTRL_EVENT_TYPES_H_
+#define _XE_SYSCTRL_EVENT_TYPES_H_
+
+#include <linux/types.h>
+
+#define XE_SYSCTRL_EVENT_DATA_LEN		59
+
+/* Modify as needed */
+#define XE_SYSCTRL_EVENT_FLOOD			16
+
+enum xe_sysctrl_event {
+	XE_SYSCTRL_EVENT_THRESHOLD_CROSSED = 1,
+};
+
+/**
+ * struct xe_sysctrl_event_request - Request structure for pending event
+ */
+struct xe_sysctrl_event_request {
+	/** @vector: MSI-X vector that was triggered */
+	u32 vector;
+	/** @fn: Function index (0-7) of PCIe device */
+	u8 fn;
+	/** @reserved: Reserved for future use */
+	u32 reserved:24;
+	/** @reserved2: Reserved for future use */
+	u32 reserved2[2];
+} __packed;
+
+/**
+ * struct xe_sysctrl_event_response - Response structure for pending event
+ */
+struct xe_sysctrl_event_response {
+	/** @count: Number of pending events */
+	u32 count;
+	/** @event: Pending event */
+	enum xe_sysctrl_event event;
+	/** @timestamp: Timestamp of most recent event */
+	u64 timestamp;
+	/** @extended: Event has extended payload */
+	u8 extended:1;
+	/** @reserved: Reserved for future use */
+	u32 reserved:31;
+	/** @data: Generic event data */
+	u32 data[XE_SYSCTRL_EVENT_DATA_LEN];
+} __packed;
+
+#endif /* _XE_SYSCTRL_EVENT_TYPES_H_ */
diff --git a/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h b/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
index 91460be9e22c..d59a825597d3 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
+++ b/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
@@ -23,6 +23,16 @@ struct xe_sysctrl_mailbox_command;
 #define XE_SYSCTRL_APP_HDR_VERSION(hdr) \
 	FIELD_GET(APP_HDR_VERSION_MASK, le32_to_cpu((hdr)->data))
 
+/* Command groups */
+enum xe_sysctrl_group {
+	XE_SYSCTRL_GROUP_GFSP			= 0x01,
+};
+
+/* Commands supported by GFSP group */
+enum xe_sysctrl_gfsp_cmd {
+	XE_SYSCTRL_CMD_GET_PENDING_EVENT	= 0x07,
+};
+
 void xe_sysctrl_mailbox_init(struct xe_sysctrl *sc);
 int xe_sysctrl_send_command(struct xe_sysctrl *sc,
 			    struct xe_sysctrl_mailbox_command *cmd,
-- 
2.43.0


^ permalink raw reply related	[flat|nested] 12+ messages in thread

* [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
  2026-03-31 10:23 ` [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler Raag Jadav
  2026-03-31 10:23 ` [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support Raag Jadav
@ 2026-03-31 10:23 ` Raag Jadav
  2026-04-01  9:31   ` Mallesh, Koujalagi
  2026-03-31 10:39 ` ✗ CI.checkpatch: warning for Introduce Xe Correctable Error Handling (rev4) Patchwork
                   ` (3 subsequent siblings)
  6 siblings, 1 reply; 12+ messages in thread
From: Raag Jadav @ 2026-03-31 10:23 UTC (permalink / raw)
  To: intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, mallesh.koujalagi,
	soham.purkait, anoop.c.vijay, aravind.iddamsetty, Raag Jadav

Add initial support for correctable error handling which is serviced
using system controller event. Currently we only log the errors in
dmesg but this serves as a foundation for RAS infrastructure and will
be further extended to facilitate other RAS features.

Signed-off-by: Raag Jadav <raag.jadav@intel.com>
---
v4: Fix Severity/Component logging (Mallesh)
v4: s/xe_ras_error/xe_ras_error_class (Riana)
---
 drivers/gpu/drm/xe/Makefile           |  1 +
 drivers/gpu/drm/xe/xe_ras.c           | 90 +++++++++++++++++++++++++++
 drivers/gpu/drm/xe/xe_ras.h           | 14 +++++
 drivers/gpu/drm/xe/xe_ras_types.h     | 73 ++++++++++++++++++++++
 drivers/gpu/drm/xe/xe_sysctrl_event.c |  3 +-
 5 files changed, 180 insertions(+), 1 deletion(-)
 create mode 100644 drivers/gpu/drm/xe/xe_ras.c
 create mode 100644 drivers/gpu/drm/xe/xe_ras.h
 create mode 100644 drivers/gpu/drm/xe/xe_ras_types.h

diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
index 593b359bbaca..1ecafb854355 100644
--- a/drivers/gpu/drm/xe/Makefile
+++ b/drivers/gpu/drm/xe/Makefile
@@ -113,6 +113,7 @@ xe-y += xe_bb.o \
 	xe_pxp_submit.o \
 	xe_query.o \
 	xe_range_fence.o \
+	xe_ras.o \
 	xe_reg_sr.o \
 	xe_reg_whitelist.o \
 	xe_ring_ops.o \
diff --git a/drivers/gpu/drm/xe/xe_ras.c b/drivers/gpu/drm/xe/xe_ras.c
new file mode 100644
index 000000000000..4048350def97
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_ras.c
@@ -0,0 +1,90 @@
+// SPDX-License-Identifier: MIT
+/*
+ * Copyright © 2026 Intel Corporation
+ */
+
+#include "xe_assert.h"
+#include "xe_printk.h"
+#include "xe_ras.h"
+#include "xe_ras_types.h"
+#include "xe_sysctrl.h"
+#include "xe_sysctrl_event_types.h"
+
+/* Severity of detected errors  */
+enum xe_ras_severity {
+	XE_RAS_SEV_NOT_SUPPORTED = 0,
+	XE_RAS_SEV_CORRECTABLE,
+	XE_RAS_SEV_UNCORRECTABLE,
+	XE_RAS_SEV_INFORMATIONAL,
+	XE_RAS_SEV_MAX
+};
+
+/* Major IP blocks/components where errors can originate */
+enum xe_ras_component {
+	XE_RAS_COMP_NOT_SUPPORTED = 0,
+	XE_RAS_COMP_DEVICE_MEMORY,
+	XE_RAS_COMP_CORE_COMPUTE,
+	XE_RAS_COMP_RESERVED,
+	XE_RAS_COMP_PCIE,
+	XE_RAS_COMP_FABRIC,
+	XE_RAS_COMP_SOC_INTERNAL,
+	XE_RAS_COMP_MAX
+};
+
+static const char *const xe_ras_severities[] = {
+	[XE_RAS_SEV_NOT_SUPPORTED]		= "Not Supported",
+	[XE_RAS_SEV_CORRECTABLE]		= "Correctable",
+	[XE_RAS_SEV_UNCORRECTABLE]		= "Uncorrectable",
+	[XE_RAS_SEV_INFORMATIONAL]		= "Informational",
+};
+static_assert(ARRAY_SIZE(xe_ras_severities) == XE_RAS_SEV_MAX);
+
+static const char *const xe_ras_components[] = {
+	[XE_RAS_COMP_NOT_SUPPORTED]		= "Not Supported",
+	[XE_RAS_COMP_DEVICE_MEMORY]		= "Device Memory",
+	[XE_RAS_COMP_CORE_COMPUTE]		= "Core Compute",
+	[XE_RAS_COMP_RESERVED]			= "Reserved",
+	[XE_RAS_COMP_PCIE]			= "PCIe",
+	[XE_RAS_COMP_FABRIC]			= "Fabric",
+	[XE_RAS_COMP_SOC_INTERNAL]		= "SoC Internal",
+};
+static_assert(ARRAY_SIZE(xe_ras_components) == XE_RAS_COMP_MAX);
+
+static inline const char *sev_to_str(struct xe_device *xe, u32 sev)
+{
+	xe_assert(xe, sev < XE_RAS_SEV_MAX);
+
+	return sev < XE_RAS_SEV_MAX ? xe_ras_severities[sev] : "Unknown";
+}
+
+static inline const char *comp_to_str(struct xe_device *xe, u32 comp)
+{
+	xe_assert(xe, comp < XE_RAS_COMP_MAX);
+
+	return comp < XE_RAS_COMP_MAX ? xe_ras_components[comp] : "Unknown";
+}
+
+void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response)
+{
+	struct xe_ras_threshold_crossed_data *pending = (void *)&response->data;
+	struct xe_ras_error_class *errors = pending->counters;
+	struct xe_device *xe = sc_to_xe(sc);
+	u32 cid, sev, comp, inst, cause;
+	u8 tile;
+
+	BUILD_BUG_ON(sizeof(response->data) < sizeof(*pending));
+	xe_assert(xe, pending->ncounters < XE_RAS_NUM_COUNTERS);
+	xe_warn(xe, "[RAS]: counter threshold crossed, %u new errors\n", pending->ncounters);
+
+	for (cid = 0; cid < pending->ncounters && cid < XE_RAS_NUM_COUNTERS; cid++) {
+		sev = errors[cid].common.severity;
+		comp = errors[cid].common.component;
+
+		tile = errors[cid].product.unit.tile;
+		inst = errors[cid].product.unit.instance;
+		cause = errors[cid].product.cause.cause;
+
+		xe_warn(xe, "[RAS]: Tile:%u Instance:%u Component:%s Error:%s Cause:%#x\n",
+			tile, inst, comp_to_str(xe, comp), sev_to_str(xe, sev), cause);
+	}
+}
diff --git a/drivers/gpu/drm/xe/xe_ras.h b/drivers/gpu/drm/xe/xe_ras.h
new file mode 100644
index 000000000000..92ee93d4e877
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_ras.h
@@ -0,0 +1,14 @@
+/* SPDX-License-Identifier: MIT */
+/*
+ * Copyright © 2026 Intel Corporation
+ */
+
+#ifndef _XE_RAS_H_
+#define _XE_RAS_H_
+
+struct xe_sysctrl;
+struct xe_sysctrl_event_response;
+
+void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response);
+
+#endif
diff --git a/drivers/gpu/drm/xe/xe_ras_types.h b/drivers/gpu/drm/xe/xe_ras_types.h
new file mode 100644
index 000000000000..0e3ba9e81538
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_ras_types.h
@@ -0,0 +1,73 @@
+/* SPDX-License-Identifier: MIT */
+/*
+ * Copyright © 2026 Intel Corporation
+ */
+
+#ifndef _XE_RAS_TYPES_H_
+#define _XE_RAS_TYPES_H_
+
+#include <linux/types.h>
+
+#define XE_RAS_NUM_COUNTERS			16
+
+/**
+ * struct xe_ras_error_common - Error fields that are common across all products
+ */
+struct xe_ras_error_common {
+	/** @severity: Error severity */
+	u8 severity;
+	/** @component: IP block where error originated */
+	u8 component;
+} __packed;
+
+/**
+ * struct xe_ras_error_unit - Error unit information
+ */
+struct xe_ras_error_unit {
+	/** @tile: Tile identifier */
+	u8 tile;
+	/** @instance: Instance identifier specific to IP */
+	u32 instance;
+} __packed;
+
+/**
+ * struct xe_ras_error_cause - Error cause information
+ */
+struct xe_ras_error_cause {
+	/** @cause: Cause/checker */
+	u32 cause;
+	/** @reserved: For future use */
+	u8 reserved;
+} __packed;
+
+/**
+ * struct xe_ras_error_product - Error fields that are specific to the product
+ */
+struct xe_ras_error_product {
+	/** @unit: Unit within IP block */
+	struct xe_ras_error_unit unit;
+	/** @cause: Cause/checker */
+	struct xe_ras_error_cause cause;
+} __packed;
+
+/**
+ * struct xe_ras_error_class - Combines common and product-specific parts
+ */
+struct xe_ras_error_class {
+	/** @common: Common error type and component */
+	struct xe_ras_error_common common;
+	/** @product: Product-specific unit and cause */
+	struct xe_ras_error_product product;
+} __packed;
+
+/**
+ * struct xe_ras_threshold_crossed_data - Data for threshold crossed event
+ */
+struct xe_ras_threshold_crossed_data {
+	/** @ncounters: Number of error counters that crossed thresholds */
+	u32 ncounters;
+	/** @counters: Array of error counters that crossed threshold */
+	struct xe_ras_error_class counters[XE_RAS_NUM_COUNTERS];
+} __packed;
+
+#endif
diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event.c b/drivers/gpu/drm/xe/xe_sysctrl_event.c
index 800d100f09c5..139ecd4aafcd 100644
--- a/drivers/gpu/drm/xe/xe_sysctrl_event.c
+++ b/drivers/gpu/drm/xe/xe_sysctrl_event.c
@@ -6,6 +6,7 @@
 #include "xe_device.h"
 #include "xe_irq.h"
 #include "xe_printk.h"
+#include "xe_ras.h"
 #include "xe_sysctrl.h"
 #include "xe_sysctrl_event_types.h"
 #include "xe_sysctrl_mailbox.h"
@@ -38,7 +39,7 @@ static void xe_sysctrl_get_pending_event(struct xe_sysctrl *sc,
 		}
 
 		if (response.event == XE_SYSCTRL_EVENT_THRESHOLD_CROSSED) {
-			xe_warn(xe, "[RAS]: error counter threshold crossed\n");
+			xe_ras_threshold_crossed(sc, &response);
 		} else {
 			xe_err(xe, "sysctrl: unexpected event %#x\n", response.event);
 			return;
-- 
2.43.0


^ permalink raw reply related	[flat|nested] 12+ messages in thread

* ✗ CI.checkpatch: warning for Introduce Xe Correctable Error Handling (rev4)
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
                   ` (2 preceding siblings ...)
  2026-03-31 10:23 ` [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling Raag Jadav
@ 2026-03-31 10:39 ` Patchwork
  2026-03-31 10:40 ` ✓ CI.KUnit: success " Patchwork
                   ` (2 subsequent siblings)
  6 siblings, 0 replies; 12+ messages in thread
From: Patchwork @ 2026-03-31 10:39 UTC (permalink / raw)
  To: Raag Jadav; +Cc: intel-xe

== Series Details ==

Series: Introduce Xe Correctable Error Handling (rev4)
URL   : https://patchwork.freedesktop.org/series/160184/
State : warning

== Summary ==

+ KERNEL=/kernel
+ git clone https://gitlab.freedesktop.org/drm/maintainer-tools mt
Cloning into 'mt'...
warning: redirecting to https://gitlab.freedesktop.org/drm/maintainer-tools.git/
+ git -C mt rev-list -n1 origin/master
1f57ba1afceae32108bd24770069f764d940a0e4
+ cd /kernel
+ git config --global --add safe.directory /kernel
+ git log -n1
commit d6d4c6c1ae3ca7c61a36a01bdd1b23e8cecb5841
Author: Raag Jadav <raag.jadav@intel.com>
Date:   Tue Mar 31 15:53:45 2026 +0530

    drm/xe/ras: Introduce correctable error handling
    
    Add initial support for correctable error handling which is serviced
    using system controller event. Currently we only log the errors in
    dmesg but this serves as a foundation for RAS infrastructure and will
    be further extended to facilitate other RAS features.
    
    Signed-off-by: Raag Jadav <raag.jadav@intel.com>
+ /mt/dim checkpatch e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d drm-intel
e0aaaf305eb1 drm/xe/sysctrl: Add system controller interrupt handler
585a42000de7 drm/xe/sysctrl: Add system controller event support
-:62: WARNING:FILE_PATH_CHANGES: added, moved or deleted file(s), does MAINTAINERS need updating?
#62: 
new file mode 100644

total: 0 errors, 1 warnings, 0 checks, 189 lines checked
d6d4c6c1ae3c drm/xe/ras: Introduce correctable error handling
-:26: WARNING:FILE_PATH_CHANGES: added, moved or deleted file(s), does MAINTAINERS need updating?
#26: 
new file mode 100644

-:70: CHECK:LINE_SPACING: Please use a blank line after function/struct/union/enum declarations
#70: FILE: drivers/gpu/drm/xe/xe_ras.c:40:
+};
+static_assert(ARRAY_SIZE(xe_ras_severities) == XE_RAS_SEV_MAX);

-:81: CHECK:LINE_SPACING: Please use a blank line after function/struct/union/enum declarations
#81: FILE: drivers/gpu/drm/xe/xe_ras.c:51:
+};
+static_assert(ARRAY_SIZE(xe_ras_components) == XE_RAS_COMP_MAX);

total: 0 errors, 1 warnings, 2 checks, 199 lines checked



^ permalink raw reply	[flat|nested] 12+ messages in thread

* ✓ CI.KUnit: success for Introduce Xe Correctable Error Handling (rev4)
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
                   ` (3 preceding siblings ...)
  2026-03-31 10:39 ` ✗ CI.checkpatch: warning for Introduce Xe Correctable Error Handling (rev4) Patchwork
@ 2026-03-31 10:40 ` Patchwork
  2026-03-31 11:13 ` ✓ Xe.CI.BAT: " Patchwork
  2026-03-31 15:48 ` ✗ Xe.CI.FULL: failure " Patchwork
  6 siblings, 0 replies; 12+ messages in thread
From: Patchwork @ 2026-03-31 10:40 UTC (permalink / raw)
  To: Raag Jadav; +Cc: intel-xe

== Series Details ==

Series: Introduce Xe Correctable Error Handling (rev4)
URL   : https://patchwork.freedesktop.org/series/160184/
State : success

== Summary ==

+ trap cleanup EXIT
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/xe/.kunitconfig
[10:39:21] Configuring KUnit Kernel ...
Generating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:39:25] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:39:56] Starting KUnit Kernel (1/1)...
[10:39:56] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:39:56] ================== guc_buf (11 subtests) ===================
[10:39:56] [PASSED] test_smallest
[10:39:56] [PASSED] test_largest
[10:39:57] [PASSED] test_granular
[10:39:57] [PASSED] test_unique
[10:39:57] [PASSED] test_overlap
[10:39:57] [PASSED] test_reusable
[10:39:57] [PASSED] test_too_big
[10:39:57] [PASSED] test_flush
[10:39:57] [PASSED] test_lookup
[10:39:57] [PASSED] test_data
[10:39:57] [PASSED] test_class
[10:39:57] ===================== [PASSED] guc_buf =====================
[10:39:57] =================== guc_dbm (7 subtests) ===================
[10:39:57] [PASSED] test_empty
[10:39:57] [PASSED] test_default
[10:39:57] ======================== test_size  ========================
[10:39:57] [PASSED] 4
[10:39:57] [PASSED] 8
[10:39:57] [PASSED] 32
[10:39:57] [PASSED] 256
[10:39:57] ==================== [PASSED] test_size ====================
[10:39:57] ======================= test_reuse  ========================
[10:39:57] [PASSED] 4
[10:39:57] [PASSED] 8
[10:39:57] [PASSED] 32
[10:39:57] [PASSED] 256
[10:39:57] =================== [PASSED] test_reuse ====================
[10:39:57] =================== test_range_overlap  ====================
[10:39:57] [PASSED] 4
[10:39:57] [PASSED] 8
[10:39:57] [PASSED] 32
[10:39:57] [PASSED] 256
[10:39:57] =============== [PASSED] test_range_overlap ================
[10:39:57] =================== test_range_compact  ====================
[10:39:57] [PASSED] 4
[10:39:57] [PASSED] 8
[10:39:57] [PASSED] 32
[10:39:57] [PASSED] 256
[10:39:57] =============== [PASSED] test_range_compact ================
[10:39:57] ==================== test_range_spare  =====================
[10:39:57] [PASSED] 4
[10:39:57] [PASSED] 8
[10:39:57] [PASSED] 32
[10:39:57] [PASSED] 256
[10:39:57] ================ [PASSED] test_range_spare =================
[10:39:57] ===================== [PASSED] guc_dbm =====================
[10:39:57] =================== guc_idm (6 subtests) ===================
[10:39:57] [PASSED] bad_init
[10:39:57] [PASSED] no_init
[10:39:57] [PASSED] init_fini
[10:39:57] [PASSED] check_used
[10:39:57] [PASSED] check_quota
[10:39:57] [PASSED] check_all
[10:39:57] ===================== [PASSED] guc_idm =====================
[10:39:57] ================== no_relay (3 subtests) ===================
[10:39:57] [PASSED] xe_drops_guc2pf_if_not_ready
[10:39:57] [PASSED] xe_drops_guc2vf_if_not_ready
[10:39:57] [PASSED] xe_rejects_send_if_not_ready
[10:39:57] ==================== [PASSED] no_relay =====================
[10:39:57] ================== pf_relay (14 subtests) ==================
[10:39:57] [PASSED] pf_rejects_guc2pf_too_short
[10:39:57] [PASSED] pf_rejects_guc2pf_too_long
[10:39:57] [PASSED] pf_rejects_guc2pf_no_payload
[10:39:57] [PASSED] pf_fails_no_payload
[10:39:57] [PASSED] pf_fails_bad_origin
[10:39:57] [PASSED] pf_fails_bad_type
[10:39:57] [PASSED] pf_txn_reports_error
[10:39:57] [PASSED] pf_txn_sends_pf2guc
[10:39:57] [PASSED] pf_sends_pf2guc
[10:39:57] [SKIPPED] pf_loopback_nop
[10:39:57] [SKIPPED] pf_loopback_echo
[10:39:57] [SKIPPED] pf_loopback_fail
[10:39:57] [SKIPPED] pf_loopback_busy
[10:39:57] [SKIPPED] pf_loopback_retry
[10:39:57] ==================== [PASSED] pf_relay =====================
[10:39:57] ================== vf_relay (3 subtests) ===================
[10:39:57] [PASSED] vf_rejects_guc2vf_too_short
[10:39:57] [PASSED] vf_rejects_guc2vf_too_long
[10:39:57] [PASSED] vf_rejects_guc2vf_no_payload
[10:39:57] ==================== [PASSED] vf_relay =====================
[10:39:57] ================ pf_gt_config (9 subtests) =================
[10:39:57] [PASSED] fair_contexts_1vf
[10:39:57] [PASSED] fair_doorbells_1vf
[10:39:57] [PASSED] fair_ggtt_1vf
[10:39:57] ====================== fair_vram_1vf  ======================
[10:39:57] [PASSED] 3.50 GiB
[10:39:57] [PASSED] 11.5 GiB
[10:39:57] [PASSED] 15.5 GiB
[10:39:57] [PASSED] 31.5 GiB
[10:39:57] [PASSED] 63.5 GiB
[10:39:57] [PASSED] 1.91 GiB
[10:39:57] ================== [PASSED] fair_vram_1vf ==================
[10:39:57] ================ fair_vram_1vf_admin_only  =================
[10:39:57] [PASSED] 3.50 GiB
[10:39:57] [PASSED] 11.5 GiB
[10:39:57] [PASSED] 15.5 GiB
[10:39:57] [PASSED] 31.5 GiB
[10:39:57] [PASSED] 63.5 GiB
[10:39:57] [PASSED] 1.91 GiB
[10:39:57] ============ [PASSED] fair_vram_1vf_admin_only =============
[10:39:57] ====================== fair_contexts  ======================
[10:39:57] [PASSED] 1 VF
[10:39:57] [PASSED] 2 VFs
[10:39:57] [PASSED] 3 VFs
[10:39:57] [PASSED] 4 VFs
[10:39:57] [PASSED] 5 VFs
[10:39:57] [PASSED] 6 VFs
[10:39:57] [PASSED] 7 VFs
[10:39:57] [PASSED] 8 VFs
[10:39:57] [PASSED] 9 VFs
[10:39:57] [PASSED] 10 VFs
[10:39:57] [PASSED] 11 VFs
[10:39:57] [PASSED] 12 VFs
[10:39:57] [PASSED] 13 VFs
[10:39:57] [PASSED] 14 VFs
[10:39:57] [PASSED] 15 VFs
[10:39:57] [PASSED] 16 VFs
[10:39:57] [PASSED] 17 VFs
[10:39:57] [PASSED] 18 VFs
[10:39:57] [PASSED] 19 VFs
[10:39:57] [PASSED] 20 VFs
[10:39:57] [PASSED] 21 VFs
[10:39:57] [PASSED] 22 VFs
[10:39:57] [PASSED] 23 VFs
[10:39:57] [PASSED] 24 VFs
[10:39:57] [PASSED] 25 VFs
[10:39:57] [PASSED] 26 VFs
[10:39:57] [PASSED] 27 VFs
[10:39:57] [PASSED] 28 VFs
[10:39:57] [PASSED] 29 VFs
[10:39:57] [PASSED] 30 VFs
[10:39:57] [PASSED] 31 VFs
[10:39:57] [PASSED] 32 VFs
[10:39:57] [PASSED] 33 VFs
[10:39:57] [PASSED] 34 VFs
[10:39:57] [PASSED] 35 VFs
[10:39:57] [PASSED] 36 VFs
[10:39:57] [PASSED] 37 VFs
[10:39:57] [PASSED] 38 VFs
[10:39:57] [PASSED] 39 VFs
[10:39:57] [PASSED] 40 VFs
[10:39:57] [PASSED] 41 VFs
[10:39:57] [PASSED] 42 VFs
[10:39:57] [PASSED] 43 VFs
[10:39:57] [PASSED] 44 VFs
[10:39:57] [PASSED] 45 VFs
[10:39:57] [PASSED] 46 VFs
[10:39:57] [PASSED] 47 VFs
[10:39:57] [PASSED] 48 VFs
[10:39:57] [PASSED] 49 VFs
[10:39:57] [PASSED] 50 VFs
[10:39:57] [PASSED] 51 VFs
[10:39:57] [PASSED] 52 VFs
[10:39:57] [PASSED] 53 VFs
[10:39:57] [PASSED] 54 VFs
[10:39:57] [PASSED] 55 VFs
[10:39:57] [PASSED] 56 VFs
[10:39:57] [PASSED] 57 VFs
[10:39:57] [PASSED] 58 VFs
[10:39:57] [PASSED] 59 VFs
[10:39:57] [PASSED] 60 VFs
[10:39:57] [PASSED] 61 VFs
[10:39:57] [PASSED] 62 VFs
[10:39:57] [PASSED] 63 VFs
[10:39:57] ================== [PASSED] fair_contexts ==================
[10:39:57] ===================== fair_doorbells  ======================
[10:39:57] [PASSED] 1 VF
[10:39:57] [PASSED] 2 VFs
[10:39:57] [PASSED] 3 VFs
[10:39:57] [PASSED] 4 VFs
[10:39:57] [PASSED] 5 VFs
[10:39:57] [PASSED] 6 VFs
[10:39:57] [PASSED] 7 VFs
[10:39:57] [PASSED] 8 VFs
[10:39:57] [PASSED] 9 VFs
[10:39:57] [PASSED] 10 VFs
[10:39:57] [PASSED] 11 VFs
[10:39:57] [PASSED] 12 VFs
[10:39:57] [PASSED] 13 VFs
[10:39:57] [PASSED] 14 VFs
[10:39:57] [PASSED] 15 VFs
[10:39:57] [PASSED] 16 VFs
[10:39:57] [PASSED] 17 VFs
[10:39:57] [PASSED] 18 VFs
[10:39:57] [PASSED] 19 VFs
[10:39:57] [PASSED] 20 VFs
[10:39:57] [PASSED] 21 VFs
[10:39:57] [PASSED] 22 VFs
[10:39:57] [PASSED] 23 VFs
[10:39:57] [PASSED] 24 VFs
[10:39:57] [PASSED] 25 VFs
[10:39:57] [PASSED] 26 VFs
[10:39:57] [PASSED] 27 VFs
[10:39:57] [PASSED] 28 VFs
[10:39:57] [PASSED] 29 VFs
[10:39:57] [PASSED] 30 VFs
[10:39:57] [PASSED] 31 VFs
[10:39:57] [PASSED] 32 VFs
[10:39:57] [PASSED] 33 VFs
[10:39:57] [PASSED] 34 VFs
[10:39:57] [PASSED] 35 VFs
[10:39:57] [PASSED] 36 VFs
[10:39:57] [PASSED] 37 VFs
[10:39:57] [PASSED] 38 VFs
[10:39:57] [PASSED] 39 VFs
[10:39:57] [PASSED] 40 VFs
[10:39:57] [PASSED] 41 VFs
[10:39:57] [PASSED] 42 VFs
[10:39:57] [PASSED] 43 VFs
[10:39:57] [PASSED] 44 VFs
[10:39:57] [PASSED] 45 VFs
[10:39:57] [PASSED] 46 VFs
[10:39:57] [PASSED] 47 VFs
[10:39:57] [PASSED] 48 VFs
[10:39:57] [PASSED] 49 VFs
[10:39:57] [PASSED] 50 VFs
[10:39:57] [PASSED] 51 VFs
[10:39:57] [PASSED] 52 VFs
[10:39:57] [PASSED] 53 VFs
[10:39:57] [PASSED] 54 VFs
[10:39:57] [PASSED] 55 VFs
[10:39:57] [PASSED] 56 VFs
[10:39:57] [PASSED] 57 VFs
[10:39:57] [PASSED] 58 VFs
[10:39:57] [PASSED] 59 VFs
[10:39:57] [PASSED] 60 VFs
[10:39:57] [PASSED] 61 VFs
[10:39:57] [PASSED] 62 VFs
[10:39:57] [PASSED] 63 VFs
[10:39:57] ================= [PASSED] fair_doorbells ==================
[10:39:57] ======================== fair_ggtt  ========================
[10:39:57] [PASSED] 1 VF
[10:39:57] [PASSED] 2 VFs
[10:39:57] [PASSED] 3 VFs
[10:39:57] [PASSED] 4 VFs
[10:39:57] [PASSED] 5 VFs
[10:39:57] [PASSED] 6 VFs
[10:39:57] [PASSED] 7 VFs
[10:39:57] [PASSED] 8 VFs
[10:39:57] [PASSED] 9 VFs
[10:39:57] [PASSED] 10 VFs
[10:39:57] [PASSED] 11 VFs
[10:39:57] [PASSED] 12 VFs
[10:39:57] [PASSED] 13 VFs
[10:39:57] [PASSED] 14 VFs
[10:39:57] [PASSED] 15 VFs
[10:39:57] [PASSED] 16 VFs
[10:39:57] [PASSED] 17 VFs
[10:39:57] [PASSED] 18 VFs
[10:39:57] [PASSED] 19 VFs
[10:39:57] [PASSED] 20 VFs
[10:39:57] [PASSED] 21 VFs
[10:39:57] [PASSED] 22 VFs
[10:39:57] [PASSED] 23 VFs
[10:39:57] [PASSED] 24 VFs
[10:39:57] [PASSED] 25 VFs
[10:39:57] [PASSED] 26 VFs
[10:39:57] [PASSED] 27 VFs
[10:39:57] [PASSED] 28 VFs
[10:39:57] [PASSED] 29 VFs
[10:39:57] [PASSED] 30 VFs
[10:39:57] [PASSED] 31 VFs
[10:39:57] [PASSED] 32 VFs
[10:39:57] [PASSED] 33 VFs
[10:39:57] [PASSED] 34 VFs
[10:39:57] [PASSED] 35 VFs
[10:39:57] [PASSED] 36 VFs
[10:39:57] [PASSED] 37 VFs
[10:39:57] [PASSED] 38 VFs
[10:39:57] [PASSED] 39 VFs
[10:39:57] [PASSED] 40 VFs
[10:39:57] [PASSED] 41 VFs
[10:39:57] [PASSED] 42 VFs
[10:39:57] [PASSED] 43 VFs
[10:39:57] [PASSED] 44 VFs
[10:39:57] [PASSED] 45 VFs
[10:39:57] [PASSED] 46 VFs
[10:39:57] [PASSED] 47 VFs
[10:39:57] [PASSED] 48 VFs
[10:39:57] [PASSED] 49 VFs
[10:39:57] [PASSED] 50 VFs
[10:39:57] [PASSED] 51 VFs
[10:39:57] [PASSED] 52 VFs
[10:39:57] [PASSED] 53 VFs
[10:39:57] [PASSED] 54 VFs
[10:39:57] [PASSED] 55 VFs
[10:39:57] [PASSED] 56 VFs
[10:39:57] [PASSED] 57 VFs
[10:39:57] [PASSED] 58 VFs
[10:39:57] [PASSED] 59 VFs
[10:39:57] [PASSED] 60 VFs
[10:39:57] [PASSED] 61 VFs
[10:39:57] [PASSED] 62 VFs
[10:39:57] [PASSED] 63 VFs
[10:39:57] ==================== [PASSED] fair_ggtt ====================
[10:39:57] ======================== fair_vram  ========================
[10:39:57] [PASSED] 1 VF
[10:39:57] [PASSED] 2 VFs
[10:39:57] [PASSED] 3 VFs
[10:39:57] [PASSED] 4 VFs
[10:39:57] [PASSED] 5 VFs
[10:39:57] [PASSED] 6 VFs
[10:39:57] [PASSED] 7 VFs
[10:39:57] [PASSED] 8 VFs
[10:39:57] [PASSED] 9 VFs
[10:39:57] [PASSED] 10 VFs
[10:39:57] [PASSED] 11 VFs
[10:39:57] [PASSED] 12 VFs
[10:39:57] [PASSED] 13 VFs
[10:39:57] [PASSED] 14 VFs
[10:39:57] [PASSED] 15 VFs
[10:39:57] [PASSED] 16 VFs
[10:39:57] [PASSED] 17 VFs
[10:39:57] [PASSED] 18 VFs
[10:39:57] [PASSED] 19 VFs
[10:39:57] [PASSED] 20 VFs
[10:39:57] [PASSED] 21 VFs
[10:39:57] [PASSED] 22 VFs
[10:39:57] [PASSED] 23 VFs
[10:39:57] [PASSED] 24 VFs
[10:39:57] [PASSED] 25 VFs
[10:39:57] [PASSED] 26 VFs
[10:39:57] [PASSED] 27 VFs
[10:39:57] [PASSED] 28 VFs
[10:39:57] [PASSED] 29 VFs
[10:39:57] [PASSED] 30 VFs
[10:39:57] [PASSED] 31 VFs
[10:39:57] [PASSED] 32 VFs
[10:39:57] [PASSED] 33 VFs
[10:39:57] [PASSED] 34 VFs
[10:39:57] [PASSED] 35 VFs
[10:39:57] [PASSED] 36 VFs
[10:39:57] [PASSED] 37 VFs
[10:39:57] [PASSED] 38 VFs
[10:39:57] [PASSED] 39 VFs
[10:39:57] [PASSED] 40 VFs
[10:39:57] [PASSED] 41 VFs
[10:39:57] [PASSED] 42 VFs
[10:39:57] [PASSED] 43 VFs
[10:39:57] [PASSED] 44 VFs
[10:39:57] [PASSED] 45 VFs
[10:39:57] [PASSED] 46 VFs
[10:39:57] [PASSED] 47 VFs
[10:39:57] [PASSED] 48 VFs
[10:39:57] [PASSED] 49 VFs
[10:39:57] [PASSED] 50 VFs
[10:39:57] [PASSED] 51 VFs
[10:39:57] [PASSED] 52 VFs
[10:39:57] [PASSED] 53 VFs
[10:39:57] [PASSED] 54 VFs
[10:39:57] [PASSED] 55 VFs
[10:39:57] [PASSED] 56 VFs
[10:39:57] [PASSED] 57 VFs
[10:39:57] [PASSED] 58 VFs
[10:39:57] [PASSED] 59 VFs
[10:39:57] [PASSED] 60 VFs
[10:39:57] [PASSED] 61 VFs
[10:39:57] [PASSED] 62 VFs
[10:39:57] [PASSED] 63 VFs
[10:39:57] ==================== [PASSED] fair_vram ====================
[10:39:57] ================== [PASSED] pf_gt_config ===================
[10:39:57] ===================== lmtt (1 subtest) =====================
[10:39:57] ======================== test_ops  =========================
[10:39:57] [PASSED] 2-level
[10:39:57] [PASSED] multi-level
[10:39:57] ==================== [PASSED] test_ops =====================
[10:39:57] ====================== [PASSED] lmtt =======================
[10:39:57] ================= pf_service (11 subtests) =================
[10:39:57] [PASSED] pf_negotiate_any
[10:39:57] [PASSED] pf_negotiate_base_match
[10:39:57] [PASSED] pf_negotiate_base_newer
[10:39:57] [PASSED] pf_negotiate_base_next
[10:39:57] [SKIPPED] pf_negotiate_base_older
[10:39:57] [PASSED] pf_negotiate_base_prev
[10:39:57] [PASSED] pf_negotiate_latest_match
[10:39:57] [PASSED] pf_negotiate_latest_newer
[10:39:57] [PASSED] pf_negotiate_latest_next
[10:39:57] [SKIPPED] pf_negotiate_latest_older
[10:39:57] [SKIPPED] pf_negotiate_latest_prev
[10:39:57] =================== [PASSED] pf_service ====================
[10:39:57] ================= xe_guc_g2g (2 subtests) ==================
[10:39:57] ============== xe_live_guc_g2g_kunit_default  ==============
[10:39:57] ========= [SKIPPED] xe_live_guc_g2g_kunit_default ==========
[10:39:57] ============== xe_live_guc_g2g_kunit_allmem  ===============
[10:39:57] ========== [SKIPPED] xe_live_guc_g2g_kunit_allmem ==========
[10:39:57] =================== [SKIPPED] xe_guc_g2g ===================
[10:39:57] =================== xe_mocs (2 subtests) ===================
[10:39:57] ================ xe_live_mocs_kernel_kunit  ================
[10:39:57] =========== [SKIPPED] xe_live_mocs_kernel_kunit ============
[10:39:57] ================ xe_live_mocs_reset_kunit  =================
[10:39:57] ============ [SKIPPED] xe_live_mocs_reset_kunit ============
[10:39:57] ==================== [SKIPPED] xe_mocs =====================
[10:39:57] ================= xe_migrate (2 subtests) ==================
[10:39:57] ================= xe_migrate_sanity_kunit  =================
[10:39:57] ============ [SKIPPED] xe_migrate_sanity_kunit =============
[10:39:57] ================== xe_validate_ccs_kunit  ==================
[10:39:57] ============= [SKIPPED] xe_validate_ccs_kunit ==============
[10:39:57] =================== [SKIPPED] xe_migrate ===================
[10:39:57] ================== xe_dma_buf (1 subtest) ==================
[10:39:57] ==================== xe_dma_buf_kunit  =====================
[10:39:57] ================ [SKIPPED] xe_dma_buf_kunit ================
[10:39:57] =================== [SKIPPED] xe_dma_buf ===================
[10:39:57] ================= xe_bo_shrink (1 subtest) =================
[10:39:57] =================== xe_bo_shrink_kunit  ====================
[10:39:57] =============== [SKIPPED] xe_bo_shrink_kunit ===============
[10:39:57] ================== [SKIPPED] xe_bo_shrink ==================
[10:39:57] ==================== xe_bo (2 subtests) ====================
[10:39:57] ================== xe_ccs_migrate_kunit  ===================
[10:39:57] ============== [SKIPPED] xe_ccs_migrate_kunit ==============
[10:39:57] ==================== xe_bo_evict_kunit  ====================
[10:39:57] =============== [SKIPPED] xe_bo_evict_kunit ================
[10:39:57] ===================== [SKIPPED] xe_bo ======================
[10:39:57] ==================== args (13 subtests) ====================
[10:39:57] [PASSED] count_args_test
[10:39:57] [PASSED] call_args_example
[10:39:57] [PASSED] call_args_test
[10:39:57] [PASSED] drop_first_arg_example
[10:39:57] [PASSED] drop_first_arg_test
[10:39:57] [PASSED] first_arg_example
[10:39:57] [PASSED] first_arg_test
[10:39:57] [PASSED] last_arg_example
[10:39:57] [PASSED] last_arg_test
[10:39:57] [PASSED] pick_arg_example
[10:39:57] [PASSED] if_args_example
[10:39:57] [PASSED] if_args_test
[10:39:57] [PASSED] sep_comma_example
[10:39:57] ====================== [PASSED] args =======================
[10:39:57] =================== xe_pci (3 subtests) ====================
[10:39:57] ==================== check_graphics_ip  ====================
[10:39:57] [PASSED] 12.00 Xe_LP
[10:39:57] [PASSED] 12.10 Xe_LP+
[10:39:57] [PASSED] 12.55 Xe_HPG
[10:39:57] [PASSED] 12.60 Xe_HPC
[10:39:57] [PASSED] 12.70 Xe_LPG
[10:39:57] [PASSED] 12.71 Xe_LPG
[10:39:57] [PASSED] 12.74 Xe_LPG+
[10:39:57] [PASSED] 20.01 Xe2_HPG
[10:39:57] [PASSED] 20.02 Xe2_HPG
[10:39:57] [PASSED] 20.04 Xe2_LPG
[10:39:57] [PASSED] 30.00 Xe3_LPG
[10:39:57] [PASSED] 30.01 Xe3_LPG
[10:39:57] [PASSED] 30.03 Xe3_LPG
[10:39:57] [PASSED] 30.04 Xe3_LPG
[10:39:57] [PASSED] 30.05 Xe3_LPG
[10:39:57] [PASSED] 35.10 Xe3p_LPG
[10:39:57] [PASSED] 35.11 Xe3p_XPC
[10:39:57] ================ [PASSED] check_graphics_ip ================
[10:39:57] ===================== check_media_ip  ======================
[10:39:57] [PASSED] 12.00 Xe_M
[10:39:57] [PASSED] 12.55 Xe_HPM
[10:39:57] [PASSED] 13.00 Xe_LPM+
[10:39:57] [PASSED] 13.01 Xe2_HPM
[10:39:57] [PASSED] 20.00 Xe2_LPM
[10:39:57] [PASSED] 30.00 Xe3_LPM
[10:39:57] [PASSED] 30.02 Xe3_LPM
[10:39:57] [PASSED] 35.00 Xe3p_LPM
[10:39:57] [PASSED] 35.03 Xe3p_HPM
[10:39:57] ================= [PASSED] check_media_ip ==================
[10:39:57] =================== check_platform_desc  ===================
[10:39:57] [PASSED] 0x9A60 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A68 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A70 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A40 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A49 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A59 (TIGERLAKE)
[10:39:57] [PASSED] 0x9A78 (TIGERLAKE)
[10:39:57] [PASSED] 0x9AC0 (TIGERLAKE)
[10:39:57] [PASSED] 0x9AC9 (TIGERLAKE)
[10:39:57] [PASSED] 0x9AD9 (TIGERLAKE)
[10:39:57] [PASSED] 0x9AF8 (TIGERLAKE)
[10:39:57] [PASSED] 0x4C80 (ROCKETLAKE)
[10:39:57] [PASSED] 0x4C8A (ROCKETLAKE)
[10:39:57] [PASSED] 0x4C8B (ROCKETLAKE)
[10:39:57] [PASSED] 0x4C8C (ROCKETLAKE)
[10:39:57] [PASSED] 0x4C90 (ROCKETLAKE)
[10:39:57] [PASSED] 0x4C9A (ROCKETLAKE)
[10:39:57] [PASSED] 0x4680 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4682 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4688 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x468A (ALDERLAKE_S)
[10:39:57] [PASSED] 0x468B (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4690 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4692 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4693 (ALDERLAKE_S)
[10:39:57] [PASSED] 0x46A0 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46A1 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46A2 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46A3 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46A6 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46A8 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46AA (ALDERLAKE_P)
[10:39:57] [PASSED] 0x462A (ALDERLAKE_P)
[10:39:57] [PASSED] 0x4626 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x4628 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46B0 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46B1 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46B2 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46B3 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46C0 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46C1 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46C2 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46C3 (ALDERLAKE_P)
[10:39:57] [PASSED] 0x46D0 (ALDERLAKE_N)
[10:39:57] [PASSED] 0x46D1 (ALDERLAKE_N)
[10:39:57] [PASSED] 0x46D2 (ALDERLAKE_N)
[10:39:57] [PASSED] 0x46D3 (ALDERLAKE_N)
[10:39:57] [PASSED] 0x46D4 (ALDERLAKE_N)
[10:39:57] [PASSED] 0xA721 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7A1 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7A9 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7AC (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7AD (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA720 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7A0 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7A8 (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7AA (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA7AB (ALDERLAKE_P)
[10:39:57] [PASSED] 0xA780 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA781 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA782 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA783 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA788 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA789 (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA78A (ALDERLAKE_S)
[10:39:57] [PASSED] 0xA78B (ALDERLAKE_S)
[10:39:57] [PASSED] 0x4905 (DG1)
[10:39:57] [PASSED] 0x4906 (DG1)
[10:39:57] [PASSED] 0x4907 (DG1)
[10:39:57] [PASSED] 0x4908 (DG1)
[10:39:57] [PASSED] 0x4909 (DG1)
[10:39:57] [PASSED] 0x56C0 (DG2)
[10:39:57] [PASSED] 0x56C2 (DG2)
[10:39:57] [PASSED] 0x56C1 (DG2)
[10:39:57] [PASSED] 0x7D51 (METEORLAKE)
[10:39:57] [PASSED] 0x7DD1 (METEORLAKE)
[10:39:57] [PASSED] 0x7D41 (METEORLAKE)
[10:39:57] [PASSED] 0x7D67 (METEORLAKE)
[10:39:57] [PASSED] 0xB640 (METEORLAKE)
[10:39:57] [PASSED] 0x56A0 (DG2)
[10:39:57] [PASSED] 0x56A1 (DG2)
[10:39:57] [PASSED] 0x56A2 (DG2)
[10:39:57] [PASSED] 0x56BE (DG2)
[10:39:57] [PASSED] 0x56BF (DG2)
[10:39:57] [PASSED] 0x5690 (DG2)
[10:39:57] [PASSED] 0x5691 (DG2)
[10:39:57] [PASSED] 0x5692 (DG2)
[10:39:57] [PASSED] 0x56A5 (DG2)
[10:39:57] [PASSED] 0x56A6 (DG2)
[10:39:57] [PASSED] 0x56B0 (DG2)
[10:39:57] [PASSED] 0x56B1 (DG2)
[10:39:57] [PASSED] 0x56BA (DG2)
[10:39:57] [PASSED] 0x56BB (DG2)
[10:39:57] [PASSED] 0x56BC (DG2)
[10:39:57] [PASSED] 0x56BD (DG2)
[10:39:57] [PASSED] 0x5693 (DG2)
[10:39:57] [PASSED] 0x5694 (DG2)
[10:39:57] [PASSED] 0x5695 (DG2)
[10:39:57] [PASSED] 0x56A3 (DG2)
[10:39:57] [PASSED] 0x56A4 (DG2)
[10:39:57] [PASSED] 0x56B2 (DG2)
[10:39:57] [PASSED] 0x56B3 (DG2)
[10:39:57] [PASSED] 0x5696 (DG2)
[10:39:57] [PASSED] 0x5697 (DG2)
[10:39:57] [PASSED] 0xB69 (PVC)
[10:39:57] [PASSED] 0xB6E (PVC)
[10:39:57] [PASSED] 0xBD4 (PVC)
[10:39:57] [PASSED] 0xBD5 (PVC)
[10:39:57] [PASSED] 0xBD6 (PVC)
[10:39:57] [PASSED] 0xBD7 (PVC)
[10:39:57] [PASSED] 0xBD8 (PVC)
[10:39:57] [PASSED] 0xBD9 (PVC)
[10:39:57] [PASSED] 0xBDA (PVC)
[10:39:57] [PASSED] 0xBDB (PVC)
[10:39:57] [PASSED] 0xBE0 (PVC)
[10:39:57] [PASSED] 0xBE1 (PVC)
[10:39:57] [PASSED] 0xBE5 (PVC)
[10:39:57] [PASSED] 0x7D40 (METEORLAKE)
[10:39:57] [PASSED] 0x7D45 (METEORLAKE)
[10:39:57] [PASSED] 0x7D55 (METEORLAKE)
[10:39:57] [PASSED] 0x7D60 (METEORLAKE)
[10:39:57] [PASSED] 0x7DD5 (METEORLAKE)
[10:39:57] [PASSED] 0x6420 (LUNARLAKE)
[10:39:57] [PASSED] 0x64A0 (LUNARLAKE)
[10:39:57] [PASSED] 0x64B0 (LUNARLAKE)
[10:39:57] [PASSED] 0xE202 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE209 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE20B (BATTLEMAGE)
[10:39:57] [PASSED] 0xE20C (BATTLEMAGE)
[10:39:57] [PASSED] 0xE20D (BATTLEMAGE)
[10:39:57] [PASSED] 0xE210 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE211 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE212 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE216 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE220 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE221 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE222 (BATTLEMAGE)
[10:39:57] [PASSED] 0xE223 (BATTLEMAGE)
[10:39:57] [PASSED] 0xB080 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB081 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB082 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB083 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB084 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB085 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB086 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB087 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB08F (PANTHERLAKE)
[10:39:57] [PASSED] 0xB090 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB0A0 (PANTHERLAKE)
[10:39:57] [PASSED] 0xB0B0 (PANTHERLAKE)
[10:39:57] [PASSED] 0xFD80 (PANTHERLAKE)
[10:39:57] [PASSED] 0xFD81 (PANTHERLAKE)
[10:39:57] [PASSED] 0xD740 (NOVALAKE_S)
[10:39:57] [PASSED] 0xD741 (NOVALAKE_S)
[10:39:57] [PASSED] 0xD742 (NOVALAKE_S)
[10:39:57] [PASSED] 0xD743 (NOVALAKE_S)
[10:39:57] [PASSED] 0xD744 (NOVALAKE_S)
[10:39:57] [PASSED] 0xD745 (NOVALAKE_S)
[10:39:57] [PASSED] 0x674C (CRESCENTISLAND)
[10:39:57] [PASSED] 0xD750 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD751 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD752 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD753 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD754 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD755 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD756 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD757 (NOVALAKE_P)
[10:39:57] [PASSED] 0xD75F (NOVALAKE_P)
[10:39:57] =============== [PASSED] check_platform_desc ===============
[10:39:57] ===================== [PASSED] xe_pci ======================
[10:39:57] =================== xe_rtp (2 subtests) ====================
[10:39:57] =============== xe_rtp_process_to_sr_tests  ================
[10:39:57] [PASSED] coalesce-same-reg
[10:39:57] [PASSED] no-match-no-add
[10:39:57] [PASSED] match-or
[10:39:57] [PASSED] match-or-xfail
[10:39:57] [PASSED] no-match-no-add-multiple-rules
[10:39:57] [PASSED] two-regs-two-entries
[10:39:57] [PASSED] clr-one-set-other
[10:39:57] [PASSED] set-field
[10:39:57] [PASSED] conflict-duplicate
stty: 'standard input': Inappropriate ioctl for device
[10:39:57] [PASSED] conflict-not-disjoint
[10:39:57] [PASSED] conflict-reg-type
[10:39:57] =========== [PASSED] xe_rtp_process_to_sr_tests ============
[10:39:57] ================== xe_rtp_process_tests  ===================
[10:39:57] [PASSED] active1
[10:39:57] [PASSED] active2
[10:39:57] [PASSED] active-inactive
[10:39:57] [PASSED] inactive-active
[10:39:57] [PASSED] inactive-1st_or_active-inactive
[10:39:57] [PASSED] inactive-2nd_or_active-inactive
[10:39:57] [PASSED] inactive-last_or_active-inactive
[10:39:57] [PASSED] inactive-no_or_active-inactive
[10:39:57] ============== [PASSED] xe_rtp_process_tests ===============
[10:39:57] ===================== [PASSED] xe_rtp ======================
[10:39:57] ==================== xe_wa (1 subtest) =====================
[10:39:57] ======================== xe_wa_gt  =========================
[10:39:57] [PASSED] TIGERLAKE B0
[10:39:57] [PASSED] DG1 A0
[10:39:57] [PASSED] DG1 B0
[10:39:57] [PASSED] ALDERLAKE_S A0
[10:39:57] [PASSED] ALDERLAKE_S B0
[10:39:57] [PASSED] ALDERLAKE_S C0
[10:39:57] [PASSED] ALDERLAKE_S D0
[10:39:57] [PASSED] ALDERLAKE_P A0
[10:39:57] [PASSED] ALDERLAKE_P B0
[10:39:57] [PASSED] ALDERLAKE_P C0
[10:39:57] [PASSED] ALDERLAKE_S RPLS D0
[10:39:57] [PASSED] ALDERLAKE_P RPLU E0
[10:39:57] [PASSED] DG2 G10 C0
[10:39:57] [PASSED] DG2 G11 B1
[10:39:57] [PASSED] DG2 G12 A1
[10:39:57] [PASSED] METEORLAKE 12.70(Xe_LPG) A0 13.00(Xe_LPM+) A0
[10:39:57] [PASSED] METEORLAKE 12.71(Xe_LPG) A0 13.00(Xe_LPM+) A0
[10:39:57] [PASSED] METEORLAKE 12.74(Xe_LPG+) A0 13.00(Xe_LPM+) A0
[10:39:57] [PASSED] LUNARLAKE 20.04(Xe2_LPG) A0 20.00(Xe2_LPM) A0
[10:39:57] [PASSED] LUNARLAKE 20.04(Xe2_LPG) B0 20.00(Xe2_LPM) A0
[10:39:57] [PASSED] BATTLEMAGE 20.01(Xe2_HPG) A0 13.01(Xe2_HPM) A1
[10:39:57] [PASSED] PANTHERLAKE 30.00(Xe3_LPG) A0 30.00(Xe3_LPM) A0
[10:39:57] ==================== [PASSED] xe_wa_gt =====================
[10:39:57] ====================== [PASSED] xe_wa ======================
[10:39:57] ============================================================
[10:39:57] Testing complete. Ran 597 tests: passed: 579, skipped: 18
[10:39:57] Elapsed time: 36.146s total, 4.278s configuring, 31.252s building, 0.605s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/tests/.kunitconfig
[10:39:57] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:39:59] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:40:23] Starting KUnit Kernel (1/1)...
[10:40:23] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:40:23] ============ drm_test_pick_cmdline (2 subtests) ============
[10:40:23] [PASSED] drm_test_pick_cmdline_res_1920_1080_60
[10:40:23] =============== drm_test_pick_cmdline_named  ===============
[10:40:23] [PASSED] NTSC
[10:40:23] [PASSED] NTSC-J
[10:40:23] [PASSED] PAL
[10:40:23] [PASSED] PAL-M
[10:40:23] =========== [PASSED] drm_test_pick_cmdline_named ===========
[10:40:23] ============== [PASSED] drm_test_pick_cmdline ==============
[10:40:23] == drm_test_atomic_get_connector_for_encoder (1 subtest) ===
[10:40:23] [PASSED] drm_test_drm_atomic_get_connector_for_encoder
[10:40:23] ==== [PASSED] drm_test_atomic_get_connector_for_encoder ====
[10:40:23] =========== drm_validate_clone_mode (2 subtests) ===========
[10:40:23] ============== drm_test_check_in_clone_mode  ===============
[10:40:23] [PASSED] in_clone_mode
[10:40:23] [PASSED] not_in_clone_mode
[10:40:23] ========== [PASSED] drm_test_check_in_clone_mode ===========
[10:40:23] =============== drm_test_check_valid_clones  ===============
[10:40:23] [PASSED] not_in_clone_mode
[10:40:23] [PASSED] valid_clone
[10:40:23] [PASSED] invalid_clone
[10:40:23] =========== [PASSED] drm_test_check_valid_clones ===========
[10:40:23] ============= [PASSED] drm_validate_clone_mode =============
[10:40:23] ============= drm_validate_modeset (1 subtest) =============
[10:40:23] [PASSED] drm_test_check_connector_changed_modeset
[10:40:23] ============== [PASSED] drm_validate_modeset ===============
[10:40:23] ====== drm_test_bridge_get_current_state (2 subtests) ======
[10:40:23] [PASSED] drm_test_drm_bridge_get_current_state_atomic
[10:40:23] [PASSED] drm_test_drm_bridge_get_current_state_legacy
[10:40:23] ======== [PASSED] drm_test_bridge_get_current_state ========
[10:40:23] ====== drm_test_bridge_helper_reset_crtc (3 subtests) ======
[10:40:23] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic
[10:40:23] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic_disabled
[10:40:23] [PASSED] drm_test_drm_bridge_helper_reset_crtc_legacy
[10:40:23] ======== [PASSED] drm_test_bridge_helper_reset_crtc ========
[10:40:23] ============== drm_bridge_alloc (2 subtests) ===============
[10:40:23] [PASSED] drm_test_drm_bridge_alloc_basic
[10:40:23] [PASSED] drm_test_drm_bridge_alloc_get_put
[10:40:23] ================ [PASSED] drm_bridge_alloc =================
[10:40:23] ============= drm_cmdline_parser (40 subtests) =============
[10:40:23] [PASSED] drm_test_cmdline_force_d_only
[10:40:23] [PASSED] drm_test_cmdline_force_D_only_dvi
[10:40:23] [PASSED] drm_test_cmdline_force_D_only_hdmi
[10:40:23] [PASSED] drm_test_cmdline_force_D_only_not_digital
[10:40:23] [PASSED] drm_test_cmdline_force_e_only
[10:40:23] [PASSED] drm_test_cmdline_res
[10:40:23] [PASSED] drm_test_cmdline_res_vesa
[10:40:23] [PASSED] drm_test_cmdline_res_vesa_rblank
[10:40:23] [PASSED] drm_test_cmdline_res_rblank
[10:40:23] [PASSED] drm_test_cmdline_res_bpp
[10:40:23] [PASSED] drm_test_cmdline_res_refresh
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_margins
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_force_off
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_analog
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_digital
[10:40:23] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced_margins_force_on
[10:40:23] [PASSED] drm_test_cmdline_res_margins_force_on
[10:40:23] [PASSED] drm_test_cmdline_res_vesa_margins
[10:40:23] [PASSED] drm_test_cmdline_name
[10:40:23] [PASSED] drm_test_cmdline_name_bpp
[10:40:23] [PASSED] drm_test_cmdline_name_option
[10:40:23] [PASSED] drm_test_cmdline_name_bpp_option
[10:40:23] [PASSED] drm_test_cmdline_rotate_0
[10:40:23] [PASSED] drm_test_cmdline_rotate_90
[10:40:23] [PASSED] drm_test_cmdline_rotate_180
[10:40:23] [PASSED] drm_test_cmdline_rotate_270
[10:40:23] [PASSED] drm_test_cmdline_hmirror
[10:40:23] [PASSED] drm_test_cmdline_vmirror
[10:40:23] [PASSED] drm_test_cmdline_margin_options
[10:40:23] [PASSED] drm_test_cmdline_multiple_options
[10:40:23] [PASSED] drm_test_cmdline_bpp_extra_and_option
[10:40:23] [PASSED] drm_test_cmdline_extra_and_option
[10:40:23] [PASSED] drm_test_cmdline_freestanding_options
[10:40:23] [PASSED] drm_test_cmdline_freestanding_force_e_and_options
[10:40:23] [PASSED] drm_test_cmdline_panel_orientation
[10:40:23] ================ drm_test_cmdline_invalid  =================
[10:40:23] [PASSED] margin_only
[10:40:23] [PASSED] interlace_only
[10:40:23] [PASSED] res_missing_x
[10:40:23] [PASSED] res_missing_y
[10:40:23] [PASSED] res_bad_y
[10:40:23] [PASSED] res_missing_y_bpp
[10:40:23] [PASSED] res_bad_bpp
[10:40:23] [PASSED] res_bad_refresh
[10:40:23] [PASSED] res_bpp_refresh_force_on_off
[10:40:23] [PASSED] res_invalid_mode
[10:40:23] [PASSED] res_bpp_wrong_place_mode
[10:40:23] [PASSED] name_bpp_refresh
[10:40:23] [PASSED] name_refresh
[10:40:23] [PASSED] name_refresh_wrong_mode
[10:40:23] [PASSED] name_refresh_invalid_mode
[10:40:23] [PASSED] rotate_multiple
[10:40:23] [PASSED] rotate_invalid_val
[10:40:23] [PASSED] rotate_truncated
[10:40:23] [PASSED] invalid_option
[10:40:23] [PASSED] invalid_tv_option
[10:40:23] [PASSED] truncated_tv_option
[10:40:23] ============ [PASSED] drm_test_cmdline_invalid =============
[10:40:23] =============== drm_test_cmdline_tv_options  ===============
[10:40:23] [PASSED] NTSC
[10:40:23] [PASSED] NTSC_443
[10:40:23] [PASSED] NTSC_J
[10:40:23] [PASSED] PAL
[10:40:23] [PASSED] PAL_M
[10:40:23] [PASSED] PAL_N
[10:40:23] [PASSED] SECAM
[10:40:23] [PASSED] MONO_525
[10:40:23] [PASSED] MONO_625
[10:40:23] =========== [PASSED] drm_test_cmdline_tv_options ===========
[10:40:23] =============== [PASSED] drm_cmdline_parser ================
[10:40:23] ========== drmm_connector_hdmi_init (20 subtests) ==========
[10:40:23] [PASSED] drm_test_connector_hdmi_init_valid
[10:40:23] [PASSED] drm_test_connector_hdmi_init_bpc_8
[10:40:23] [PASSED] drm_test_connector_hdmi_init_bpc_10
[10:40:23] [PASSED] drm_test_connector_hdmi_init_bpc_12
[10:40:23] [PASSED] drm_test_connector_hdmi_init_bpc_invalid
[10:40:23] [PASSED] drm_test_connector_hdmi_init_bpc_null
[10:40:23] [PASSED] drm_test_connector_hdmi_init_formats_empty
[10:40:23] [PASSED] drm_test_connector_hdmi_init_formats_no_rgb
[10:40:23] === drm_test_connector_hdmi_init_formats_yuv420_allowed  ===
[10:40:23] [PASSED] supported_formats=0x9 yuv420_allowed=1
[10:40:23] [PASSED] supported_formats=0x9 yuv420_allowed=0
[10:40:23] [PASSED] supported_formats=0x5 yuv420_allowed=1
[10:40:23] [PASSED] supported_formats=0x5 yuv420_allowed=0
[10:40:23] === [PASSED] drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[10:40:23] [PASSED] drm_test_connector_hdmi_init_null_ddc
[10:40:23] [PASSED] drm_test_connector_hdmi_init_null_product
[10:40:23] [PASSED] drm_test_connector_hdmi_init_null_vendor
[10:40:23] [PASSED] drm_test_connector_hdmi_init_product_length_exact
[10:40:23] [PASSED] drm_test_connector_hdmi_init_product_length_too_long
[10:40:23] [PASSED] drm_test_connector_hdmi_init_product_valid
[10:40:23] [PASSED] drm_test_connector_hdmi_init_vendor_length_exact
[10:40:23] [PASSED] drm_test_connector_hdmi_init_vendor_length_too_long
[10:40:23] [PASSED] drm_test_connector_hdmi_init_vendor_valid
[10:40:23] ========= drm_test_connector_hdmi_init_type_valid  =========
[10:40:23] [PASSED] HDMI-A
[10:40:23] [PASSED] HDMI-B
[10:40:23] ===== [PASSED] drm_test_connector_hdmi_init_type_valid =====
[10:40:23] ======== drm_test_connector_hdmi_init_type_invalid  ========
[10:40:23] [PASSED] Unknown
[10:40:23] [PASSED] VGA
[10:40:23] [PASSED] DVI-I
[10:40:23] [PASSED] DVI-D
[10:40:23] [PASSED] DVI-A
[10:40:23] [PASSED] Composite
[10:40:23] [PASSED] SVIDEO
[10:40:23] [PASSED] LVDS
[10:40:23] [PASSED] Component
[10:40:23] [PASSED] DIN
[10:40:23] [PASSED] DP
[10:40:23] [PASSED] TV
[10:40:23] [PASSED] eDP
[10:40:23] [PASSED] Virtual
[10:40:23] [PASSED] DSI
[10:40:23] [PASSED] DPI
[10:40:23] [PASSED] Writeback
[10:40:23] [PASSED] SPI
[10:40:23] [PASSED] USB
[10:40:23] ==== [PASSED] drm_test_connector_hdmi_init_type_invalid ====
[10:40:23] ============ [PASSED] drmm_connector_hdmi_init =============
[10:40:23] ============= drmm_connector_init (3 subtests) =============
[10:40:23] [PASSED] drm_test_drmm_connector_init
[10:40:23] [PASSED] drm_test_drmm_connector_init_null_ddc
[10:40:23] ========= drm_test_drmm_connector_init_type_valid  =========
[10:40:23] [PASSED] Unknown
[10:40:23] [PASSED] VGA
[10:40:23] [PASSED] DVI-I
[10:40:23] [PASSED] DVI-D
[10:40:23] [PASSED] DVI-A
[10:40:23] [PASSED] Composite
[10:40:23] [PASSED] SVIDEO
[10:40:23] [PASSED] LVDS
[10:40:23] [PASSED] Component
[10:40:23] [PASSED] DIN
[10:40:23] [PASSED] DP
[10:40:23] [PASSED] HDMI-A
[10:40:23] [PASSED] HDMI-B
[10:40:23] [PASSED] TV
[10:40:23] [PASSED] eDP
[10:40:23] [PASSED] Virtual
[10:40:23] [PASSED] DSI
[10:40:23] [PASSED] DPI
[10:40:23] [PASSED] Writeback
[10:40:23] [PASSED] SPI
[10:40:23] [PASSED] USB
[10:40:23] ===== [PASSED] drm_test_drmm_connector_init_type_valid =====
[10:40:23] =============== [PASSED] drmm_connector_init ===============
[10:40:23] ========= drm_connector_dynamic_init (6 subtests) ==========
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_init
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_init_null_ddc
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_init_not_added
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_init_properties
[10:40:23] ===== drm_test_drm_connector_dynamic_init_type_valid  ======
[10:40:23] [PASSED] Unknown
[10:40:23] [PASSED] VGA
[10:40:23] [PASSED] DVI-I
[10:40:23] [PASSED] DVI-D
[10:40:23] [PASSED] DVI-A
[10:40:23] [PASSED] Composite
[10:40:23] [PASSED] SVIDEO
[10:40:23] [PASSED] LVDS
[10:40:23] [PASSED] Component
[10:40:23] [PASSED] DIN
[10:40:23] [PASSED] DP
[10:40:23] [PASSED] HDMI-A
[10:40:23] [PASSED] HDMI-B
[10:40:23] [PASSED] TV
[10:40:23] [PASSED] eDP
[10:40:23] [PASSED] Virtual
[10:40:23] [PASSED] DSI
[10:40:23] [PASSED] DPI
[10:40:23] [PASSED] Writeback
[10:40:23] [PASSED] SPI
[10:40:23] [PASSED] USB
[10:40:23] = [PASSED] drm_test_drm_connector_dynamic_init_type_valid ==
[10:40:23] ======== drm_test_drm_connector_dynamic_init_name  =========
[10:40:23] [PASSED] Unknown
[10:40:23] [PASSED] VGA
[10:40:23] [PASSED] DVI-I
[10:40:23] [PASSED] DVI-D
[10:40:23] [PASSED] DVI-A
[10:40:23] [PASSED] Composite
[10:40:23] [PASSED] SVIDEO
[10:40:23] [PASSED] LVDS
[10:40:23] [PASSED] Component
[10:40:23] [PASSED] DIN
[10:40:23] [PASSED] DP
[10:40:23] [PASSED] HDMI-A
[10:40:23] [PASSED] HDMI-B
[10:40:23] [PASSED] TV
[10:40:23] [PASSED] eDP
[10:40:23] [PASSED] Virtual
[10:40:23] [PASSED] DSI
[10:40:23] [PASSED] DPI
[10:40:23] [PASSED] Writeback
[10:40:23] [PASSED] SPI
[10:40:23] [PASSED] USB
[10:40:23] ==== [PASSED] drm_test_drm_connector_dynamic_init_name =====
[10:40:23] =========== [PASSED] drm_connector_dynamic_init ============
[10:40:23] ==== drm_connector_dynamic_register_early (4 subtests) =====
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_early_on_list
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_early_defer
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_early_no_init
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_early_no_mode_object
[10:40:23] ====== [PASSED] drm_connector_dynamic_register_early =======
[10:40:23] ======= drm_connector_dynamic_register (7 subtests) ========
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_on_list
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_no_defer
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_no_init
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_mode_object
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_sysfs
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_sysfs_name
[10:40:23] [PASSED] drm_test_drm_connector_dynamic_register_debugfs
[10:40:23] ========= [PASSED] drm_connector_dynamic_register ==========
[10:40:23] = drm_connector_attach_broadcast_rgb_property (2 subtests) =
[10:40:23] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property
[10:40:23] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property_hdmi_connector
[10:40:23] === [PASSED] drm_connector_attach_broadcast_rgb_property ===
[10:40:23] ========== drm_get_tv_mode_from_name (2 subtests) ==========
[10:40:23] ========== drm_test_get_tv_mode_from_name_valid  ===========
[10:40:23] [PASSED] NTSC
[10:40:23] [PASSED] NTSC-443
[10:40:23] [PASSED] NTSC-J
[10:40:23] [PASSED] PAL
[10:40:23] [PASSED] PAL-M
[10:40:23] [PASSED] PAL-N
[10:40:23] [PASSED] SECAM
[10:40:23] [PASSED] Mono
[10:40:23] ====== [PASSED] drm_test_get_tv_mode_from_name_valid =======
[10:40:23] [PASSED] drm_test_get_tv_mode_from_name_truncated
[10:40:23] ============ [PASSED] drm_get_tv_mode_from_name ============
[10:40:23] = drm_test_connector_hdmi_compute_mode_clock (12 subtests) =
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc_vic_1
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc_vic_1
[10:40:23] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_double
[10:40:23] = drm_test_connector_hdmi_compute_mode_clock_yuv420_valid  =
[10:40:23] [PASSED] VIC 96
[10:40:23] [PASSED] VIC 97
[10:40:23] [PASSED] VIC 101
[10:40:23] [PASSED] VIC 102
[10:40:23] [PASSED] VIC 106
[10:40:23] [PASSED] VIC 107
[10:40:23] === [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_valid ===
[10:40:23] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_10_bpc
[10:40:23] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_12_bpc
[10:40:23] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_8_bpc
[10:40:23] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_10_bpc
[10:40:23] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_12_bpc
[10:40:23] === [PASSED] drm_test_connector_hdmi_compute_mode_clock ====
[10:40:23] == drm_hdmi_connector_get_broadcast_rgb_name (2 subtests) ==
[10:40:23] === drm_test_drm_hdmi_connector_get_broadcast_rgb_name  ====
[10:40:23] [PASSED] Automatic
[10:40:23] [PASSED] Full
[10:40:23] [PASSED] Limited 16:235
[10:40:23] === [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name ===
[10:40:23] [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name_invalid
[10:40:23] ==== [PASSED] drm_hdmi_connector_get_broadcast_rgb_name ====
[10:40:23] == drm_hdmi_connector_get_output_format_name (2 subtests) ==
[10:40:23] === drm_test_drm_hdmi_connector_get_output_format_name  ====
[10:40:23] [PASSED] RGB
[10:40:23] [PASSED] YUV 4:2:0
[10:40:23] [PASSED] YUV 4:2:2
[10:40:23] [PASSED] YUV 4:4:4
[10:40:23] === [PASSED] drm_test_drm_hdmi_connector_get_output_format_name ===
[10:40:23] [PASSED] drm_test_drm_hdmi_connector_get_output_format_name_invalid
[10:40:23] ==== [PASSED] drm_hdmi_connector_get_output_format_name ====
[10:40:23] ============= drm_damage_helper (21 subtests) ==============
[10:40:23] [PASSED] drm_test_damage_iter_no_damage
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_fractional_src
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_src_moved
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_fractional_src_moved
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_not_visible
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_no_crtc
[10:40:23] [PASSED] drm_test_damage_iter_no_damage_no_fb
[10:40:23] [PASSED] drm_test_damage_iter_simple_damage
[10:40:23] [PASSED] drm_test_damage_iter_single_damage
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_intersect_src
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_outside_src
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_fractional_src
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_intersect_fractional_src
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_outside_fractional_src
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_src_moved
[10:40:23] [PASSED] drm_test_damage_iter_single_damage_fractional_src_moved
[10:40:23] [PASSED] drm_test_damage_iter_damage
[10:40:23] [PASSED] drm_test_damage_iter_damage_one_intersect
[10:40:23] [PASSED] drm_test_damage_iter_damage_one_outside
[10:40:23] [PASSED] drm_test_damage_iter_damage_src_moved
[10:40:23] [PASSED] drm_test_damage_iter_damage_not_visible
[10:40:23] ================ [PASSED] drm_damage_helper ================
[10:40:23] ============== drm_dp_mst_helper (3 subtests) ==============
[10:40:23] ============== drm_test_dp_mst_calc_pbn_mode  ==============
[10:40:23] [PASSED] Clock 154000 BPP 30 DSC disabled
[10:40:23] [PASSED] Clock 234000 BPP 30 DSC disabled
[10:40:23] [PASSED] Clock 297000 BPP 24 DSC disabled
[10:40:23] [PASSED] Clock 332880 BPP 24 DSC enabled
[10:40:23] [PASSED] Clock 324540 BPP 24 DSC enabled
[10:40:23] ========== [PASSED] drm_test_dp_mst_calc_pbn_mode ==========
[10:40:23] ============== drm_test_dp_mst_calc_pbn_div  ===============
[10:40:23] [PASSED] Link rate 2000000 lane count 4
[10:40:23] [PASSED] Link rate 2000000 lane count 2
[10:40:23] [PASSED] Link rate 2000000 lane count 1
[10:40:23] [PASSED] Link rate 1350000 lane count 4
[10:40:23] [PASSED] Link rate 1350000 lane count 2
[10:40:23] [PASSED] Link rate 1350000 lane count 1
[10:40:23] [PASSED] Link rate 1000000 lane count 4
[10:40:23] [PASSED] Link rate 1000000 lane count 2
[10:40:23] [PASSED] Link rate 1000000 lane count 1
[10:40:23] [PASSED] Link rate 810000 lane count 4
[10:40:23] [PASSED] Link rate 810000 lane count 2
[10:40:23] [PASSED] Link rate 810000 lane count 1
[10:40:23] [PASSED] Link rate 540000 lane count 4
[10:40:23] [PASSED] Link rate 540000 lane count 2
[10:40:23] [PASSED] Link rate 540000 lane count 1
[10:40:23] [PASSED] Link rate 270000 lane count 4
[10:40:23] [PASSED] Link rate 270000 lane count 2
[10:40:23] [PASSED] Link rate 270000 lane count 1
[10:40:23] [PASSED] Link rate 162000 lane count 4
[10:40:23] [PASSED] Link rate 162000 lane count 2
[10:40:23] [PASSED] Link rate 162000 lane count 1
[10:40:23] ========== [PASSED] drm_test_dp_mst_calc_pbn_div ===========
[10:40:23] ========= drm_test_dp_mst_sideband_msg_req_decode  =========
[10:40:23] [PASSED] DP_ENUM_PATH_RESOURCES with port number
[10:40:23] [PASSED] DP_POWER_UP_PHY with port number
[10:40:23] [PASSED] DP_POWER_DOWN_PHY with port number
[10:40:23] [PASSED] DP_ALLOCATE_PAYLOAD with SDP stream sinks
[10:40:23] [PASSED] DP_ALLOCATE_PAYLOAD with port number
[10:40:23] [PASSED] DP_ALLOCATE_PAYLOAD with VCPI
[10:40:23] [PASSED] DP_ALLOCATE_PAYLOAD with PBN
[10:40:23] [PASSED] DP_QUERY_PAYLOAD with port number
[10:40:23] [PASSED] DP_QUERY_PAYLOAD with VCPI
[10:40:23] [PASSED] DP_REMOTE_DPCD_READ with port number
[10:40:23] [PASSED] DP_REMOTE_DPCD_READ with DPCD address
[10:40:23] [PASSED] DP_REMOTE_DPCD_READ with max number of bytes
[10:40:23] [PASSED] DP_REMOTE_DPCD_WRITE with port number
[10:40:23] [PASSED] DP_REMOTE_DPCD_WRITE with DPCD address
[10:40:23] [PASSED] DP_REMOTE_DPCD_WRITE with data array
[10:40:23] [PASSED] DP_REMOTE_I2C_READ with port number
[10:40:23] [PASSED] DP_REMOTE_I2C_READ with I2C device ID
[10:40:23] [PASSED] DP_REMOTE_I2C_READ with transactions array
[10:40:23] [PASSED] DP_REMOTE_I2C_WRITE with port number
[10:40:23] [PASSED] DP_REMOTE_I2C_WRITE with I2C device ID
[10:40:23] [PASSED] DP_REMOTE_I2C_WRITE with data array
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream ID
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with client ID
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream event
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with valid stream event
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream behavior
[10:40:23] [PASSED] DP_QUERY_STREAM_ENC_STATUS with a valid stream behavior
[10:40:23] ===== [PASSED] drm_test_dp_mst_sideband_msg_req_decode =====
[10:40:23] ================ [PASSED] drm_dp_mst_helper ================
[10:40:23] ================== drm_exec (7 subtests) ===================
[10:40:23] [PASSED] sanitycheck
[10:40:23] [PASSED] test_lock
[10:40:23] [PASSED] test_lock_unlock
[10:40:23] [PASSED] test_duplicates
[10:40:23] [PASSED] test_prepare
[10:40:23] [PASSED] test_prepare_array
[10:40:23] [PASSED] test_multiple_loops
[10:40:23] ==================== [PASSED] drm_exec =====================
[10:40:23] =========== drm_format_helper_test (17 subtests) ===========
[10:40:23] ============== drm_test_fb_xrgb8888_to_gray8  ==============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ========== [PASSED] drm_test_fb_xrgb8888_to_gray8 ==========
[10:40:23] ============= drm_test_fb_xrgb8888_to_rgb332  ==============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb332 ==========
[10:40:23] ============= drm_test_fb_xrgb8888_to_rgb565  ==============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb565 ==========
[10:40:23] ============ drm_test_fb_xrgb8888_to_xrgb1555  =============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======== [PASSED] drm_test_fb_xrgb8888_to_xrgb1555 =========
[10:40:23] ============ drm_test_fb_xrgb8888_to_argb1555  =============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======== [PASSED] drm_test_fb_xrgb8888_to_argb1555 =========
[10:40:23] ============ drm_test_fb_xrgb8888_to_rgba5551  =============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======== [PASSED] drm_test_fb_xrgb8888_to_rgba5551 =========
[10:40:23] ============= drm_test_fb_xrgb8888_to_rgb888  ==============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb888 ==========
[10:40:23] ============= drm_test_fb_xrgb8888_to_bgr888  ==============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ========= [PASSED] drm_test_fb_xrgb8888_to_bgr888 ==========
[10:40:23] ============ drm_test_fb_xrgb8888_to_argb8888  =============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======== [PASSED] drm_test_fb_xrgb8888_to_argb8888 =========
[10:40:23] =========== drm_test_fb_xrgb8888_to_xrgb2101010  ===========
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======= [PASSED] drm_test_fb_xrgb8888_to_xrgb2101010 =======
[10:40:23] =========== drm_test_fb_xrgb8888_to_argb2101010  ===========
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:23] [PASSED] well_known_colors
[10:40:23] [PASSED] destination_pitch
[10:40:23] ======= [PASSED] drm_test_fb_xrgb8888_to_argb2101010 =======
[10:40:23] ============== drm_test_fb_xrgb8888_to_mono  ===============
[10:40:23] [PASSED] single_pixel_source_buffer
[10:40:23] [PASSED] single_pixel_clip_rectangle
[10:40:24] [PASSED] well_known_colors
[10:40:24] [PASSED] destination_pitch
[10:40:24] ========== [PASSED] drm_test_fb_xrgb8888_to_mono ===========
[10:40:24] ==================== drm_test_fb_swab  =====================
[10:40:24] [PASSED] single_pixel_source_buffer
[10:40:24] [PASSED] single_pixel_clip_rectangle
[10:40:24] [PASSED] well_known_colors
[10:40:24] [PASSED] destination_pitch
[10:40:24] ================ [PASSED] drm_test_fb_swab =================
[10:40:24] ============ drm_test_fb_xrgb8888_to_xbgr8888  =============
[10:40:24] [PASSED] single_pixel_source_buffer
[10:40:24] [PASSED] single_pixel_clip_rectangle
[10:40:24] [PASSED] well_known_colors
[10:40:24] [PASSED] destination_pitch
[10:40:24] ======== [PASSED] drm_test_fb_xrgb8888_to_xbgr8888 =========
[10:40:24] ============ drm_test_fb_xrgb8888_to_abgr8888  =============
[10:40:24] [PASSED] single_pixel_source_buffer
[10:40:24] [PASSED] single_pixel_clip_rectangle
[10:40:24] [PASSED] well_known_colors
[10:40:24] [PASSED] destination_pitch
[10:40:24] ======== [PASSED] drm_test_fb_xrgb8888_to_abgr8888 =========
[10:40:24] ================= drm_test_fb_clip_offset  =================
[10:40:24] [PASSED] pass through
[10:40:24] [PASSED] horizontal offset
[10:40:24] [PASSED] vertical offset
[10:40:24] [PASSED] horizontal and vertical offset
[10:40:24] [PASSED] horizontal offset (custom pitch)
[10:40:24] [PASSED] vertical offset (custom pitch)
[10:40:24] [PASSED] horizontal and vertical offset (custom pitch)
[10:40:24] ============= [PASSED] drm_test_fb_clip_offset =============
[10:40:24] =================== drm_test_fb_memcpy  ====================
[10:40:24] [PASSED] single_pixel_source_buffer: XR24 little-endian (0x34325258)
[10:40:24] [PASSED] single_pixel_source_buffer: XRA8 little-endian (0x38415258)
[10:40:24] [PASSED] single_pixel_source_buffer: YU24 little-endian (0x34325559)
[10:40:24] [PASSED] single_pixel_clip_rectangle: XB24 little-endian (0x34324258)
[10:40:24] [PASSED] single_pixel_clip_rectangle: XRA8 little-endian (0x38415258)
[10:40:24] [PASSED] single_pixel_clip_rectangle: YU24 little-endian (0x34325559)
[10:40:24] [PASSED] well_known_colors: XB24 little-endian (0x34324258)
[10:40:24] [PASSED] well_known_colors: XRA8 little-endian (0x38415258)
[10:40:24] [PASSED] well_known_colors: YU24 little-endian (0x34325559)
[10:40:24] [PASSED] destination_pitch: XB24 little-endian (0x34324258)
[10:40:24] [PASSED] destination_pitch: XRA8 little-endian (0x38415258)
[10:40:24] [PASSED] destination_pitch: YU24 little-endian (0x34325559)
[10:40:24] =============== [PASSED] drm_test_fb_memcpy ================
[10:40:24] ============= [PASSED] drm_format_helper_test ==============
[10:40:24] ================= drm_format (18 subtests) =================
[10:40:24] [PASSED] drm_test_format_block_width_invalid
[10:40:24] [PASSED] drm_test_format_block_width_one_plane
[10:40:24] [PASSED] drm_test_format_block_width_two_plane
[10:40:24] [PASSED] drm_test_format_block_width_three_plane
[10:40:24] [PASSED] drm_test_format_block_width_tiled
[10:40:24] [PASSED] drm_test_format_block_height_invalid
[10:40:24] [PASSED] drm_test_format_block_height_one_plane
[10:40:24] [PASSED] drm_test_format_block_height_two_plane
[10:40:24] [PASSED] drm_test_format_block_height_three_plane
[10:40:24] [PASSED] drm_test_format_block_height_tiled
[10:40:24] [PASSED] drm_test_format_min_pitch_invalid
[10:40:24] [PASSED] drm_test_format_min_pitch_one_plane_8bpp
[10:40:24] [PASSED] drm_test_format_min_pitch_one_plane_16bpp
[10:40:24] [PASSED] drm_test_format_min_pitch_one_plane_24bpp
[10:40:24] [PASSED] drm_test_format_min_pitch_one_plane_32bpp
[10:40:24] [PASSED] drm_test_format_min_pitch_two_plane
[10:40:24] [PASSED] drm_test_format_min_pitch_three_plane_8bpp
[10:40:24] [PASSED] drm_test_format_min_pitch_tiled
[10:40:24] =================== [PASSED] drm_format ====================
[10:40:24] ============== drm_framebuffer (10 subtests) ===============
[10:40:24] ========== drm_test_framebuffer_check_src_coords  ==========
[10:40:24] [PASSED] Success: source fits into fb
[10:40:24] [PASSED] Fail: overflowing fb with x-axis coordinate
[10:40:24] [PASSED] Fail: overflowing fb with y-axis coordinate
[10:40:24] [PASSED] Fail: overflowing fb with source width
[10:40:24] [PASSED] Fail: overflowing fb with source height
[10:40:24] ====== [PASSED] drm_test_framebuffer_check_src_coords ======
[10:40:24] [PASSED] drm_test_framebuffer_cleanup
[10:40:24] =============== drm_test_framebuffer_create  ===============
[10:40:24] [PASSED] ABGR8888 normal sizes
[10:40:24] [PASSED] ABGR8888 max sizes
[10:40:24] [PASSED] ABGR8888 pitch greater than min required
[10:40:24] [PASSED] ABGR8888 pitch less than min required
[10:40:24] [PASSED] ABGR8888 Invalid width
[10:40:24] [PASSED] ABGR8888 Invalid buffer handle
[10:40:24] [PASSED] No pixel format
[10:40:24] [PASSED] ABGR8888 Width 0
[10:40:24] [PASSED] ABGR8888 Height 0
[10:40:24] [PASSED] ABGR8888 Out of bound height * pitch combination
[10:40:24] [PASSED] ABGR8888 Large buffer offset
[10:40:24] [PASSED] ABGR8888 Buffer offset for inexistent plane
[10:40:24] [PASSED] ABGR8888 Invalid flag
[10:40:24] [PASSED] ABGR8888 Set DRM_MODE_FB_MODIFIERS without modifiers
[10:40:24] [PASSED] ABGR8888 Valid buffer modifier
[10:40:24] [PASSED] ABGR8888 Invalid buffer modifier(DRM_FORMAT_MOD_SAMSUNG_64_32_TILE)
[10:40:24] [PASSED] ABGR8888 Extra pitches without DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] ABGR8888 Extra pitches with DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] NV12 Normal sizes
[10:40:24] [PASSED] NV12 Max sizes
[10:40:24] [PASSED] NV12 Invalid pitch
[10:40:24] [PASSED] NV12 Invalid modifier/missing DRM_MODE_FB_MODIFIERS flag
[10:40:24] [PASSED] NV12 different  modifier per-plane
[10:40:24] [PASSED] NV12 with DRM_FORMAT_MOD_SAMSUNG_64_32_TILE
[10:40:24] [PASSED] NV12 Valid modifiers without DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] NV12 Modifier for inexistent plane
[10:40:24] [PASSED] NV12 Handle for inexistent plane
[10:40:24] [PASSED] NV12 Handle for inexistent plane without DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] YVU420 DRM_MODE_FB_MODIFIERS set without modifier
[10:40:24] [PASSED] YVU420 Normal sizes
[10:40:24] [PASSED] YVU420 Max sizes
[10:40:24] [PASSED] YVU420 Invalid pitch
[10:40:24] [PASSED] YVU420 Different pitches
[10:40:24] [PASSED] YVU420 Different buffer offsets/pitches
[10:40:24] [PASSED] YVU420 Modifier set just for plane 0, without DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] YVU420 Modifier set just for planes 0, 1, without DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] YVU420 Modifier set just for plane 0, 1, with DRM_MODE_FB_MODIFIERS
[10:40:24] [PASSED] YVU420 Valid modifier
[10:40:24] [PASSED] YVU420 Different modifiers per plane
[10:40:24] [PASSED] YVU420 Modifier for inexistent plane
[10:40:24] [PASSED] YUV420_10BIT Invalid modifier(DRM_FORMAT_MOD_LINEAR)
[10:40:24] [PASSED] X0L2 Normal sizes
[10:40:24] [PASSED] X0L2 Max sizes
[10:40:24] [PASSED] X0L2 Invalid pitch
[10:40:24] [PASSED] X0L2 Pitch greater than minimum required
[10:40:24] [PASSED] X0L2 Handle for inexistent plane
[10:40:24] [PASSED] X0L2 Offset for inexistent plane, without DRM_MODE_FB_MODIFIERS set
[10:40:24] [PASSED] X0L2 Modifier without DRM_MODE_FB_MODIFIERS set
[10:40:24] [PASSED] X0L2 Valid modifier
[10:40:24] [PASSED] X0L2 Modifier for inexistent plane
[10:40:24] =========== [PASSED] drm_test_framebuffer_create ===========
[10:40:24] [PASSED] drm_test_framebuffer_free
[10:40:24] [PASSED] drm_test_framebuffer_init
[10:40:24] [PASSED] drm_test_framebuffer_init_bad_format
[10:40:24] [PASSED] drm_test_framebuffer_init_dev_mismatch
[10:40:24] [PASSED] drm_test_framebuffer_lookup
[10:40:24] [PASSED] drm_test_framebuffer_lookup_inexistent
[10:40:24] [PASSED] drm_test_framebuffer_modifiers_not_supported
[10:40:24] ================= [PASSED] drm_framebuffer =================
[10:40:24] ================ drm_gem_shmem (8 subtests) ================
[10:40:24] [PASSED] drm_gem_shmem_test_obj_create
[10:40:24] [PASSED] drm_gem_shmem_test_obj_create_private
[10:40:24] [PASSED] drm_gem_shmem_test_pin_pages
[10:40:24] [PASSED] drm_gem_shmem_test_vmap
[10:40:24] [PASSED] drm_gem_shmem_test_get_sg_table
[10:40:24] [PASSED] drm_gem_shmem_test_get_pages_sgt
[10:40:24] [PASSED] drm_gem_shmem_test_madvise
[10:40:24] [PASSED] drm_gem_shmem_test_purge
[10:40:24] ================== [PASSED] drm_gem_shmem ==================
[10:40:24] === drm_atomic_helper_connector_hdmi_check (27 subtests) ===
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode_vic_1
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode_vic_1
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode_vic_1
[10:40:24] ====== drm_test_check_broadcast_rgb_cea_mode_yuv420  =======
[10:40:24] [PASSED] Automatic
[10:40:24] [PASSED] Full
[10:40:24] [PASSED] Limited 16:235
[10:40:24] == [PASSED] drm_test_check_broadcast_rgb_cea_mode_yuv420 ===
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_changed
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_not_changed
[10:40:24] [PASSED] drm_test_check_disable_connector
[10:40:24] [PASSED] drm_test_check_hdmi_funcs_reject_rate
[10:40:24] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_rgb
[10:40:24] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_yuv420
[10:40:24] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv422
[10:40:24] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv420
[10:40:24] [PASSED] drm_test_check_driver_unsupported_fallback_yuv420
[10:40:24] [PASSED] drm_test_check_output_bpc_crtc_mode_changed
[10:40:24] [PASSED] drm_test_check_output_bpc_crtc_mode_not_changed
[10:40:24] [PASSED] drm_test_check_output_bpc_dvi
[10:40:24] [PASSED] drm_test_check_output_bpc_format_vic_1
[10:40:24] [PASSED] drm_test_check_output_bpc_format_display_8bpc_only
[10:40:24] [PASSED] drm_test_check_output_bpc_format_display_rgb_only
[10:40:24] [PASSED] drm_test_check_output_bpc_format_driver_8bpc_only
[10:40:24] [PASSED] drm_test_check_output_bpc_format_driver_rgb_only
[10:40:24] [PASSED] drm_test_check_tmds_char_rate_rgb_8bpc
[10:40:24] [PASSED] drm_test_check_tmds_char_rate_rgb_10bpc
[10:40:24] [PASSED] drm_test_check_tmds_char_rate_rgb_12bpc
[10:40:24] ===== [PASSED] drm_atomic_helper_connector_hdmi_check ======
[10:40:24] === drm_atomic_helper_connector_hdmi_reset (6 subtests) ====
[10:40:24] [PASSED] drm_test_check_broadcast_rgb_value
[10:40:24] [PASSED] drm_test_check_bpc_8_value
[10:40:24] [PASSED] drm_test_check_bpc_10_value
[10:40:24] [PASSED] drm_test_check_bpc_12_value
[10:40:24] [PASSED] drm_test_check_format_value
[10:40:24] [PASSED] drm_test_check_tmds_char_value
[10:40:24] ===== [PASSED] drm_atomic_helper_connector_hdmi_reset ======
[10:40:24] = drm_atomic_helper_connector_hdmi_mode_valid (4 subtests) =
[10:40:24] [PASSED] drm_test_check_mode_valid
[10:40:24] [PASSED] drm_test_check_mode_valid_reject
[10:40:24] [PASSED] drm_test_check_mode_valid_reject_rate
[10:40:24] [PASSED] drm_test_check_mode_valid_reject_max_clock
[10:40:24] === [PASSED] drm_atomic_helper_connector_hdmi_mode_valid ===
[10:40:24] = drm_atomic_helper_connector_hdmi_infoframes (5 subtests) =
[10:40:24] [PASSED] drm_test_check_infoframes
[10:40:24] [PASSED] drm_test_check_reject_avi_infoframe
[10:40:24] [PASSED] drm_test_check_reject_hdr_infoframe_bpc_8
[10:40:24] [PASSED] drm_test_check_reject_hdr_infoframe_bpc_10
[10:40:24] [PASSED] drm_test_check_reject_audio_infoframe
[10:40:24] === [PASSED] drm_atomic_helper_connector_hdmi_infoframes ===
[10:40:24] ================= drm_managed (2 subtests) =================
[10:40:24] [PASSED] drm_test_managed_release_action
[10:40:24] [PASSED] drm_test_managed_run_action
[10:40:24] =================== [PASSED] drm_managed ===================
[10:40:24] =================== drm_mm (6 subtests) ====================
[10:40:24] [PASSED] drm_test_mm_init
[10:40:24] [PASSED] drm_test_mm_debug
[10:40:24] [PASSED] drm_test_mm_align32
[10:40:24] [PASSED] drm_test_mm_align64
[10:40:24] [PASSED] drm_test_mm_lowest
[10:40:24] [PASSED] drm_test_mm_highest
[10:40:24] ===================== [PASSED] drm_mm ======================
[10:40:24] ============= drm_modes_analog_tv (5 subtests) =============
[10:40:24] [PASSED] drm_test_modes_analog_tv_mono_576i
[10:40:24] [PASSED] drm_test_modes_analog_tv_ntsc_480i
[10:40:24] [PASSED] drm_test_modes_analog_tv_ntsc_480i_inlined
[10:40:24] [PASSED] drm_test_modes_analog_tv_pal_576i
[10:40:24] [PASSED] drm_test_modes_analog_tv_pal_576i_inlined
[10:40:24] =============== [PASSED] drm_modes_analog_tv ===============
[10:40:24] ============== drm_plane_helper (2 subtests) ===============
[10:40:24] =============== drm_test_check_plane_state  ================
[10:40:24] [PASSED] clipping_simple
[10:40:24] [PASSED] clipping_rotate_reflect
[10:40:24] [PASSED] positioning_simple
[10:40:24] [PASSED] upscaling
[10:40:24] [PASSED] downscaling
[10:40:24] [PASSED] rounding1
[10:40:24] [PASSED] rounding2
[10:40:24] [PASSED] rounding3
[10:40:24] [PASSED] rounding4
[10:40:24] =========== [PASSED] drm_test_check_plane_state ============
[10:40:24] =========== drm_test_check_invalid_plane_state  ============
[10:40:24] [PASSED] positioning_invalid
[10:40:24] [PASSED] upscaling_invalid
[10:40:24] [PASSED] downscaling_invalid
[10:40:24] ======= [PASSED] drm_test_check_invalid_plane_state ========
[10:40:24] ================ [PASSED] drm_plane_helper =================
[10:40:24] ====== drm_connector_helper_tv_get_modes (1 subtest) =======
[10:40:24] ====== drm_test_connector_helper_tv_get_modes_check  =======
[10:40:24] [PASSED] None
[10:40:24] [PASSED] PAL
[10:40:24] [PASSED] NTSC
[10:40:24] [PASSED] Both, NTSC Default
[10:40:24] [PASSED] Both, PAL Default
[10:40:24] [PASSED] Both, NTSC Default, with PAL on command-line
[10:40:24] [PASSED] Both, PAL Default, with NTSC on command-line
[10:40:24] == [PASSED] drm_test_connector_helper_tv_get_modes_check ===
[10:40:24] ======== [PASSED] drm_connector_helper_tv_get_modes ========
[10:40:24] ================== drm_rect (9 subtests) ===================
[10:40:24] [PASSED] drm_test_rect_clip_scaled_div_by_zero
[10:40:24] [PASSED] drm_test_rect_clip_scaled_not_clipped
[10:40:24] [PASSED] drm_test_rect_clip_scaled_clipped
[10:40:24] [PASSED] drm_test_rect_clip_scaled_signed_vs_unsigned
[10:40:24] ================= drm_test_rect_intersect  =================
[10:40:24] [PASSED] top-left x bottom-right: 2x2+1+1 x 2x2+0+0
[10:40:24] [PASSED] top-right x bottom-left: 2x2+0+0 x 2x2+1-1
[10:40:24] [PASSED] bottom-left x top-right: 2x2+1-1 x 2x2+0+0
[10:40:24] [PASSED] bottom-right x top-left: 2x2+0+0 x 2x2+1+1
[10:40:24] [PASSED] right x left: 2x1+0+0 x 3x1+1+0
[10:40:24] [PASSED] left x right: 3x1+1+0 x 2x1+0+0
[10:40:24] [PASSED] up x bottom: 1x2+0+0 x 1x3+0-1
[10:40:24] [PASSED] bottom x up: 1x3+0-1 x 1x2+0+0
[10:40:24] [PASSED] touching corner: 1x1+0+0 x 2x2+1+1
[10:40:24] [PASSED] touching side: 1x1+0+0 x 1x1+1+0
[10:40:24] [PASSED] equal rects: 2x2+0+0 x 2x2+0+0
[10:40:24] [PASSED] inside another: 2x2+0+0 x 1x1+1+1
[10:40:24] [PASSED] far away: 1x1+0+0 x 1x1+3+6
[10:40:24] [PASSED] points intersecting: 0x0+5+10 x 0x0+5+10
[10:40:24] [PASSED] points not intersecting: 0x0+0+0 x 0x0+5+10
[10:40:24] ============= [PASSED] drm_test_rect_intersect =============
[10:40:24] ================ drm_test_rect_calc_hscale  ================
[10:40:24] [PASSED] normal use
[10:40:24] [PASSED] out of max range
[10:40:24] [PASSED] out of min range
[10:40:24] [PASSED] zero dst
[10:40:24] [PASSED] negative src
[10:40:24] [PASSED] negative dst
[10:40:24] ============ [PASSED] drm_test_rect_calc_hscale ============
[10:40:24] ================ drm_test_rect_calc_vscale  ================
[10:40:24] [PASSED] normal use
[10:40:24] [PASSED] out of max range
[10:40:24] [PASSED] out of min range
[10:40:24] [PASSED] zero dst
[10:40:24] [PASSED] negative src
[10:40:24] [PASSED] negative dst
stty: 'standard input': Inappropriate ioctl for device
[10:40:24] ============ [PASSED] drm_test_rect_calc_vscale ============
[10:40:24] ================== drm_test_rect_rotate  ===================
[10:40:24] [PASSED] reflect-x
[10:40:24] [PASSED] reflect-y
[10:40:24] [PASSED] rotate-0
[10:40:24] [PASSED] rotate-90
[10:40:24] [PASSED] rotate-180
[10:40:24] [PASSED] rotate-270
[10:40:24] ============== [PASSED] drm_test_rect_rotate ===============
[10:40:24] ================ drm_test_rect_rotate_inv  =================
[10:40:24] [PASSED] reflect-x
[10:40:24] [PASSED] reflect-y
[10:40:24] [PASSED] rotate-0
[10:40:24] [PASSED] rotate-90
[10:40:24] [PASSED] rotate-180
[10:40:24] [PASSED] rotate-270
[10:40:24] ============ [PASSED] drm_test_rect_rotate_inv =============
[10:40:24] ==================== [PASSED] drm_rect =====================
[10:40:24] ============ drm_sysfb_modeset_test (1 subtest) ============
[10:40:24] ============ drm_test_sysfb_build_fourcc_list  =============
[10:40:24] [PASSED] no native formats
[10:40:24] [PASSED] XRGB8888 as native format
[10:40:24] [PASSED] remove duplicates
[10:40:24] [PASSED] convert alpha formats
[10:40:24] [PASSED] random formats
[10:40:24] ======== [PASSED] drm_test_sysfb_build_fourcc_list =========
[10:40:24] ============= [PASSED] drm_sysfb_modeset_test ==============
[10:40:24] ================== drm_fixp (2 subtests) ===================
[10:40:24] [PASSED] drm_test_int2fixp
[10:40:24] [PASSED] drm_test_sm2fixp
[10:40:24] ==================== [PASSED] drm_fixp =====================
[10:40:24] ============================================================
[10:40:24] Testing complete. Ran 621 tests: passed: 621
[10:40:24] Elapsed time: 26.580s total, 1.734s configuring, 24.678s building, 0.136s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/ttm/tests/.kunitconfig
[10:40:24] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:40:25] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:40:35] Starting KUnit Kernel (1/1)...
[10:40:35] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:40:35] ================= ttm_device (5 subtests) ==================
[10:40:35] [PASSED] ttm_device_init_basic
[10:40:35] [PASSED] ttm_device_init_multiple
[10:40:35] [PASSED] ttm_device_fini_basic
[10:40:35] [PASSED] ttm_device_init_no_vma_man
[10:40:35] ================== ttm_device_init_pools  ==================
[10:40:35] [PASSED] No DMA allocations, no DMA32 required
[10:40:35] [PASSED] DMA allocations, DMA32 required
[10:40:35] [PASSED] No DMA allocations, DMA32 required
[10:40:35] [PASSED] DMA allocations, no DMA32 required
[10:40:35] ============== [PASSED] ttm_device_init_pools ==============
[10:40:35] =================== [PASSED] ttm_device ====================
[10:40:35] ================== ttm_pool (8 subtests) ===================
[10:40:35] ================== ttm_pool_alloc_basic  ===================
[10:40:35] [PASSED] One page
[10:40:35] [PASSED] More than one page
[10:40:35] [PASSED] Above the allocation limit
[10:40:35] [PASSED] One page, with coherent DMA mappings enabled
[10:40:35] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[10:40:35] ============== [PASSED] ttm_pool_alloc_basic ===============
[10:40:35] ============== ttm_pool_alloc_basic_dma_addr  ==============
[10:40:35] [PASSED] One page
[10:40:35] [PASSED] More than one page
[10:40:35] [PASSED] Above the allocation limit
[10:40:35] [PASSED] One page, with coherent DMA mappings enabled
[10:40:35] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[10:40:35] ========== [PASSED] ttm_pool_alloc_basic_dma_addr ==========
[10:40:35] [PASSED] ttm_pool_alloc_order_caching_match
[10:40:35] [PASSED] ttm_pool_alloc_caching_mismatch
[10:40:35] [PASSED] ttm_pool_alloc_order_mismatch
[10:40:35] [PASSED] ttm_pool_free_dma_alloc
[10:40:35] [PASSED] ttm_pool_free_no_dma_alloc
[10:40:35] [PASSED] ttm_pool_fini_basic
[10:40:35] ==================== [PASSED] ttm_pool =====================
[10:40:35] ================ ttm_resource (8 subtests) =================
[10:40:35] ================= ttm_resource_init_basic  =================
[10:40:35] [PASSED] Init resource in TTM_PL_SYSTEM
[10:40:35] [PASSED] Init resource in TTM_PL_VRAM
[10:40:35] [PASSED] Init resource in a private placement
[10:40:35] [PASSED] Init resource in TTM_PL_SYSTEM, set placement flags
[10:40:35] ============= [PASSED] ttm_resource_init_basic =============
[10:40:35] [PASSED] ttm_resource_init_pinned
[10:40:35] [PASSED] ttm_resource_fini_basic
[10:40:35] [PASSED] ttm_resource_manager_init_basic
[10:40:35] [PASSED] ttm_resource_manager_usage_basic
[10:40:35] [PASSED] ttm_resource_manager_set_used_basic
[10:40:35] [PASSED] ttm_sys_man_alloc_basic
[10:40:35] [PASSED] ttm_sys_man_free_basic
[10:40:35] ================== [PASSED] ttm_resource ===================
[10:40:35] =================== ttm_tt (15 subtests) ===================
[10:40:35] ==================== ttm_tt_init_basic  ====================
[10:40:35] [PASSED] Page-aligned size
[10:40:35] [PASSED] Extra pages requested
[10:40:35] ================ [PASSED] ttm_tt_init_basic ================
[10:40:35] [PASSED] ttm_tt_init_misaligned
[10:40:35] [PASSED] ttm_tt_fini_basic
[10:40:35] [PASSED] ttm_tt_fini_sg
[10:40:35] [PASSED] ttm_tt_fini_shmem
[10:40:35] [PASSED] ttm_tt_create_basic
[10:40:35] [PASSED] ttm_tt_create_invalid_bo_type
[10:40:35] [PASSED] ttm_tt_create_ttm_exists
[10:40:35] [PASSED] ttm_tt_create_failed
[10:40:35] [PASSED] ttm_tt_destroy_basic
[10:40:35] [PASSED] ttm_tt_populate_null_ttm
[10:40:35] [PASSED] ttm_tt_populate_populated_ttm
[10:40:35] [PASSED] ttm_tt_unpopulate_basic
[10:40:35] [PASSED] ttm_tt_unpopulate_empty_ttm
[10:40:35] [PASSED] ttm_tt_swapin_basic
[10:40:35] ===================== [PASSED] ttm_tt ======================
[10:40:35] =================== ttm_bo (14 subtests) ===================
[10:40:35] =========== ttm_bo_reserve_optimistic_no_ticket  ===========
[10:40:35] [PASSED] Cannot be interrupted and sleeps
[10:40:35] [PASSED] Cannot be interrupted, locks straight away
[10:40:35] [PASSED] Can be interrupted, sleeps
[10:40:35] ======= [PASSED] ttm_bo_reserve_optimistic_no_ticket =======
[10:40:35] [PASSED] ttm_bo_reserve_locked_no_sleep
[10:40:35] [PASSED] ttm_bo_reserve_no_wait_ticket
[10:40:35] [PASSED] ttm_bo_reserve_double_resv
[10:40:35] [PASSED] ttm_bo_reserve_interrupted
[10:40:35] [PASSED] ttm_bo_reserve_deadlock
[10:40:35] [PASSED] ttm_bo_unreserve_basic
[10:40:35] [PASSED] ttm_bo_unreserve_pinned
[10:40:35] [PASSED] ttm_bo_unreserve_bulk
[10:40:35] [PASSED] ttm_bo_fini_basic
[10:40:35] [PASSED] ttm_bo_fini_shared_resv
[10:40:35] [PASSED] ttm_bo_pin_basic
[10:40:35] [PASSED] ttm_bo_pin_unpin_resource
[10:40:35] [PASSED] ttm_bo_multiple_pin_one_unpin
[10:40:35] ===================== [PASSED] ttm_bo ======================
[10:40:35] ============== ttm_bo_validate (22 subtests) ===============
[10:40:35] ============== ttm_bo_init_reserved_sys_man  ===============
[10:40:35] [PASSED] Buffer object for userspace
[10:40:35] [PASSED] Kernel buffer object
[10:40:35] [PASSED] Shared buffer object
[10:40:35] ========== [PASSED] ttm_bo_init_reserved_sys_man ===========
[10:40:35] ============== ttm_bo_init_reserved_mock_man  ==============
[10:40:35] [PASSED] Buffer object for userspace
[10:40:35] [PASSED] Kernel buffer object
[10:40:35] [PASSED] Shared buffer object
[10:40:35] ========== [PASSED] ttm_bo_init_reserved_mock_man ==========
[10:40:35] [PASSED] ttm_bo_init_reserved_resv
[10:40:35] ================== ttm_bo_validate_basic  ==================
[10:40:35] [PASSED] Buffer object for userspace
[10:40:35] [PASSED] Kernel buffer object
[10:40:35] [PASSED] Shared buffer object
[10:40:35] ============== [PASSED] ttm_bo_validate_basic ==============
[10:40:35] [PASSED] ttm_bo_validate_invalid_placement
[10:40:35] ============= ttm_bo_validate_same_placement  ==============
[10:40:35] [PASSED] System manager
[10:40:35] [PASSED] VRAM manager
[10:40:35] ========= [PASSED] ttm_bo_validate_same_placement ==========
[10:40:35] [PASSED] ttm_bo_validate_failed_alloc
[10:40:35] [PASSED] ttm_bo_validate_pinned
[10:40:35] [PASSED] ttm_bo_validate_busy_placement
[10:40:35] ================ ttm_bo_validate_multihop  =================
[10:40:35] [PASSED] Buffer object for userspace
[10:40:35] [PASSED] Kernel buffer object
[10:40:35] [PASSED] Shared buffer object
[10:40:35] ============ [PASSED] ttm_bo_validate_multihop =============
[10:40:35] ========== ttm_bo_validate_no_placement_signaled  ==========
[10:40:35] [PASSED] Buffer object in system domain, no page vector
[10:40:35] [PASSED] Buffer object in system domain with an existing page vector
[10:40:35] ====== [PASSED] ttm_bo_validate_no_placement_signaled ======
[10:40:35] ======== ttm_bo_validate_no_placement_not_signaled  ========
[10:40:35] [PASSED] Buffer object for userspace
[10:40:35] [PASSED] Kernel buffer object
[10:40:35] [PASSED] Shared buffer object
[10:40:35] ==== [PASSED] ttm_bo_validate_no_placement_not_signaled ====
[10:40:35] [PASSED] ttm_bo_validate_move_fence_signaled
[10:40:35] ========= ttm_bo_validate_move_fence_not_signaled  =========
[10:40:35] [PASSED] Waits for GPU
[10:40:35] [PASSED] Tries to lock straight away
[10:40:35] ===== [PASSED] ttm_bo_validate_move_fence_not_signaled =====
[10:40:35] [PASSED] ttm_bo_validate_swapout
[10:40:35] [PASSED] ttm_bo_validate_happy_evict
[10:40:35] [PASSED] ttm_bo_validate_all_pinned_evict
[10:40:35] [PASSED] ttm_bo_validate_allowed_only_evict
[10:40:35] [PASSED] ttm_bo_validate_deleted_evict
[10:40:35] [PASSED] ttm_bo_validate_busy_domain_evict
[10:40:35] [PASSED] ttm_bo_validate_evict_gutting
[10:40:35] [PASSED] ttm_bo_validate_recrusive_evict
stty: 'standard input': Inappropriate ioctl for device
[10:40:35] ================= [PASSED] ttm_bo_validate =================
[10:40:35] ============================================================
[10:40:35] Testing complete. Ran 102 tests: passed: 102
[10:40:35] Elapsed time: 11.560s total, 1.724s configuring, 9.570s building, 0.225s running

+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel



^ permalink raw reply	[flat|nested] 12+ messages in thread

* ✓ Xe.CI.BAT: success for Introduce Xe Correctable Error Handling (rev4)
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
                   ` (4 preceding siblings ...)
  2026-03-31 10:40 ` ✓ CI.KUnit: success " Patchwork
@ 2026-03-31 11:13 ` Patchwork
  2026-03-31 15:48 ` ✗ Xe.CI.FULL: failure " Patchwork
  6 siblings, 0 replies; 12+ messages in thread
From: Patchwork @ 2026-03-31 11:13 UTC (permalink / raw)
  To: Raag Jadav; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 1973 bytes --]

== Series Details ==

Series: Introduce Xe Correctable Error Handling (rev4)
URL   : https://patchwork.freedesktop.org/series/160184/
State : success

== Summary ==

CI Bug Log - changes from xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d_BAT -> xe-pw-160184v4_BAT
====================================================

Summary
-------

  **SUCCESS**

  No regressions found.

  

Participating hosts (13 -> 13)
------------------------------

  No changes in participating hosts

Known issues
------------

  Here are the changes found in xe-pw-160184v4_BAT that come from known issues:

### IGT changes ###

#### Possible fixes ####

  * igt@xe_waitfence@engine:
    - bat-dg2-oem2:       [FAIL][1] ([Intel XE#6519]) -> [PASS][2]
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/bat-dg2-oem2/igt@xe_waitfence@engine.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/bat-dg2-oem2/igt@xe_waitfence@engine.html

  * igt@xe_waitfence@reltime:
    - bat-dg2-oem2:       [FAIL][3] ([Intel XE#6520]) -> [PASS][4]
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/bat-dg2-oem2/igt@xe_waitfence@reltime.html
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/bat-dg2-oem2/igt@xe_waitfence@reltime.html

  
  [Intel XE#6519]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6519
  [Intel XE#6520]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6520


Build changes
-------------

  * IGT: IGT_8838 -> IGT_8839
  * Linux: xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d -> xe-pw-160184v4

  IGT_8838: 75e860f605d698d0184d36091816814eb7de6ca5 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  IGT_8839: 8839
  xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d: e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d
  xe-pw-160184v4: 160184v4

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/index.html

[-- Attachment #2: Type: text/html, Size: 2586 bytes --]

^ permalink raw reply	[flat|nested] 12+ messages in thread

* ✗ Xe.CI.FULL: failure for Introduce Xe Correctable Error Handling (rev4)
  2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
                   ` (5 preceding siblings ...)
  2026-03-31 11:13 ` ✓ Xe.CI.BAT: " Patchwork
@ 2026-03-31 15:48 ` Patchwork
  6 siblings, 0 replies; 12+ messages in thread
From: Patchwork @ 2026-03-31 15:48 UTC (permalink / raw)
  To: Raag Jadav; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 3824 bytes --]

== Series Details ==

Series: Introduce Xe Correctable Error Handling (rev4)
URL   : https://patchwork.freedesktop.org/series/160184/
State : failure

== Summary ==

CI Bug Log - changes from xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d_FULL -> xe-pw-160184v4_FULL
====================================================

Summary
-------

  **FAILURE**

  Serious unknown changes coming with xe-pw-160184v4_FULL absolutely need to be
  verified manually.
  
  If you think the reported changes have nothing to do with the changes
  introduced in xe-pw-160184v4_FULL, please notify your bug team (I915-ci-infra@lists.freedesktop.org) to allow them
  to document this new failure mode, which will reduce false positives in CI.

  

Participating hosts (2 -> 2)
------------------------------

  No changes in participating hosts

Possible new issues
-------------------

  Here are the unknown changes that may have been introduced in xe-pw-160184v4_FULL:

### IGT changes ###

#### Possible regressions ####

  * igt@xe_fault_injection@inject-fault-probe-function-xe_guc_ct_init:
    - shard-lnl:          [PASS][1] -> [ABORT][2]
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/shard-lnl-8/igt@xe_fault_injection@inject-fault-probe-function-xe_guc_ct_init.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/shard-lnl-1/igt@xe_fault_injection@inject-fault-probe-function-xe_guc_ct_init.html

  
Known issues
------------

  Here are the changes found in xe-pw-160184v4_FULL that come from known issues:

### IGT changes ###

#### Possible fixes ####

  * igt@kms_flip@flip-vs-expired-vblank-interruptible@b-edp1:
    - shard-lnl:          [FAIL][3] ([Intel XE#301]) -> [PASS][4] +1 other test pass
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/shard-lnl-2/igt@kms_flip@flip-vs-expired-vblank-interruptible@b-edp1.html
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/shard-lnl-7/igt@kms_flip@flip-vs-expired-vblank-interruptible@b-edp1.html

  * igt@kms_psr_stress_test@invalidate-primary-flip-overlay:
    - shard-lnl:          [SKIP][5] ([Intel XE#4692] / [Intel XE#7508]) -> [PASS][6]
   [5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/shard-lnl-8/igt@kms_psr_stress_test@invalidate-primary-flip-overlay.html
   [6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/shard-lnl-2/igt@kms_psr_stress_test@invalidate-primary-flip-overlay.html

  * igt@xe_exec_system_allocator@pat-index-madvise-pat-idx-uc-multi-vma:
    - shard-lnl:          [FAIL][7] ([Intel XE#5625]) -> [PASS][8] +1 other test pass
   [7]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d/shard-lnl-1/igt@xe_exec_system_allocator@pat-index-madvise-pat-idx-uc-multi-vma.html
   [8]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/shard-lnl-7/igt@xe_exec_system_allocator@pat-index-madvise-pat-idx-uc-multi-vma.html

  
  [Intel XE#301]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/301
  [Intel XE#4692]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4692
  [Intel XE#5625]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5625
  [Intel XE#7508]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7508


Build changes
-------------

  * IGT: IGT_8838 -> IGT_8839
  * Linux: xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d -> xe-pw-160184v4

  IGT_8838: 75e860f605d698d0184d36091816814eb7de6ca5 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  IGT_8839: 8839
  xe-4826-e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d: e15bf8dd9e5cd3aa1352b5b9a16eeffd3b1b193d
  xe-pw-160184v4: 160184v4

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-160184v4/index.html

[-- Attachment #2: Type: text/html, Size: 4497 bytes --]

^ permalink raw reply	[flat|nested] 12+ messages in thread

* Re: [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling
  2026-03-31 10:23 ` [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling Raag Jadav
@ 2026-04-01  9:31   ` Mallesh, Koujalagi
  2026-04-02  8:43     ` Raag Jadav
  0 siblings, 1 reply; 12+ messages in thread
From: Mallesh, Koujalagi @ 2026-04-01  9:31 UTC (permalink / raw)
  To: Raag Jadav
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, soham.purkait,
	anoop.c.vijay, aravind.iddamsetty, intel-xe


On 31-03-2026 03:53 pm, Raag Jadav wrote:
> Add initial support for correctable error handling which is serviced
> using system controller event. Currently we only log the errors in
> dmesg but this serves as a foundation for RAS infrastructure and will
> be further extended to facilitate other RAS features.
>
> Signed-off-by: Raag Jadav <raag.jadav@intel.com>
> ---
> v4: Fix Severity/Component logging (Mallesh)
> v4: s/xe_ras_error/xe_ras_error_class (Riana)
> ---
>   drivers/gpu/drm/xe/Makefile           |  1 +
>   drivers/gpu/drm/xe/xe_ras.c           | 90 +++++++++++++++++++++++++++
>   drivers/gpu/drm/xe/xe_ras.h           | 14 +++++
>   drivers/gpu/drm/xe/xe_ras_types.h     | 73 ++++++++++++++++++++++
>   drivers/gpu/drm/xe/xe_sysctrl_event.c |  3 +-
>   5 files changed, 180 insertions(+), 1 deletion(-)
>   create mode 100644 drivers/gpu/drm/xe/xe_ras.c
>   create mode 100644 drivers/gpu/drm/xe/xe_ras.h
>   create mode 100644 drivers/gpu/drm/xe/xe_ras_types.h
>
> diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
> index 593b359bbaca..1ecafb854355 100644
> --- a/drivers/gpu/drm/xe/Makefile
> +++ b/drivers/gpu/drm/xe/Makefile
> @@ -113,6 +113,7 @@ xe-y += xe_bb.o \
>   	xe_pxp_submit.o \
>   	xe_query.o \
>   	xe_range_fence.o \
> +	xe_ras.o \
>   	xe_reg_sr.o \
>   	xe_reg_whitelist.o \
>   	xe_ring_ops.o \
> diff --git a/drivers/gpu/drm/xe/xe_ras.c b/drivers/gpu/drm/xe/xe_ras.c
> new file mode 100644
> index 000000000000..4048350def97
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_ras.c
> @@ -0,0 +1,90 @@
> +// SPDX-License-Identifier: MIT
> +/*
> + * Copyright © 2026 Intel Corporation
> + */
> +
> +#include "xe_assert.h"
> +#include "xe_printk.h"
> +#include "xe_ras.h"
> +#include "xe_ras_types.h"
> +#include "xe_sysctrl.h"
> +#include "xe_sysctrl_event_types.h"
> +
> +/* Severity of detected errors  */
> +enum xe_ras_severity {
> +	XE_RAS_SEV_NOT_SUPPORTED = 0,
> +	XE_RAS_SEV_CORRECTABLE,
> +	XE_RAS_SEV_UNCORRECTABLE,
> +	XE_RAS_SEV_INFORMATIONAL,
> +	XE_RAS_SEV_MAX
> +};
> +
> +/* Major IP blocks/components where errors can originate */
> +enum xe_ras_component {
> +	XE_RAS_COMP_NOT_SUPPORTED = 0,
> +	XE_RAS_COMP_DEVICE_MEMORY,
> +	XE_RAS_COMP_CORE_COMPUTE,
> +	XE_RAS_COMP_RESERVED,
> +	XE_RAS_COMP_PCIE,
> +	XE_RAS_COMP_FABRIC,
> +	XE_RAS_COMP_SOC_INTERNAL,
> +	XE_RAS_COMP_MAX
> +};
> +
> +static const char *const xe_ras_severities[] = {
> +	[XE_RAS_SEV_NOT_SUPPORTED]		= "Not Supported",
> +	[XE_RAS_SEV_CORRECTABLE]		= "Correctable",
> +	[XE_RAS_SEV_UNCORRECTABLE]		= "Uncorrectable",
> +	[XE_RAS_SEV_INFORMATIONAL]		= "Informational",
> +};
Please use a blank line after structure declaration
> +static_assert(ARRAY_SIZE(xe_ras_severities) == XE_RAS_SEV_MAX);
> +
> +static const char *const xe_ras_components[] = {
> +	[XE_RAS_COMP_NOT_SUPPORTED]		= "Not Supported",
> +	[XE_RAS_COMP_DEVICE_MEMORY]		= "Device Memory",
> +	[XE_RAS_COMP_CORE_COMPUTE]		= "Core Compute",
> +	[XE_RAS_COMP_RESERVED]			= "Reserved",
> +	[XE_RAS_COMP_PCIE]			= "PCIe",
> +	[XE_RAS_COMP_FABRIC]			= "Fabric",
> +	[XE_RAS_COMP_SOC_INTERNAL]		= "SoC Internal",
> +};
Same here
> +static_assert(ARRAY_SIZE(xe_ras_components) == XE_RAS_COMP_MAX);
> +
> +static inline const char *sev_to_str(struct xe_device *xe, u32 sev)
> +{
> +	xe_assert(xe, sev < XE_RAS_SEV_MAX);
> +
> +	return sev < XE_RAS_SEV_MAX ? xe_ras_severities[sev] : "Unknown";
> +}
> +
> +static inline const char *comp_to_str(struct xe_device *xe, u32 comp)
> +{
> +	xe_assert(xe, comp < XE_RAS_COMP_MAX);
> +
> +	return comp < XE_RAS_COMP_MAX ? xe_ras_components[comp] : "Unknown";
> +}
> +
> +void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response)
> +{
> +	struct xe_ras_threshold_crossed_data *pending = (void *)&response->data;
> +	struct xe_ras_error_class *errors = pending->counters;
> +	struct xe_device *xe = sc_to_xe(sc);
> +	u32 cid, sev, comp, inst, cause;
> +	u8 tile;
> +
> +	BUILD_BUG_ON(sizeof(response->data) < sizeof(*pending));
> +	xe_assert(xe, pending->ncounters < XE_RAS_NUM_COUNTERS);

Boundary check is required, in production line xe_assert as no_op.

Thanks,

-/Mallesh

> +	xe_warn(xe, "[RAS]: counter threshold crossed, %u new errors\n", pending->ncounters);
> +
> +	for (cid = 0; cid < pending->ncounters && cid < XE_RAS_NUM_COUNTERS; cid++) {
> +		sev = errors[cid].common.severity;
> +		comp = errors[cid].common.component;
> +
> +		tile = errors[cid].product.unit.tile;
> +		inst = errors[cid].product.unit.instance;
> +		cause = errors[cid].product.cause.cause;
> +
> +		xe_warn(xe, "[RAS]: Tile:%u Instance:%u Component:%s Error:%s Cause:%#x\n",
> +			tile, inst, comp_to_str(xe, comp), sev_to_str(xe, sev), cause);
> +	}
> +}
> diff --git a/drivers/gpu/drm/xe/xe_ras.h b/drivers/gpu/drm/xe/xe_ras.h
> new file mode 100644
> index 000000000000..92ee93d4e877
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_ras.h
> @@ -0,0 +1,14 @@
> +/* SPDX-License-Identifier: MIT */
> +/*
> + * Copyright © 2026 Intel Corporation
> + */
> +
> +#ifndef _XE_RAS_H_
> +#define _XE_RAS_H_
> +
> +struct xe_sysctrl;
> +struct xe_sysctrl_event_response;
> +
> +void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response);
> +
> +#endif
> diff --git a/drivers/gpu/drm/xe/xe_ras_types.h b/drivers/gpu/drm/xe/xe_ras_types.h
> new file mode 100644
> index 000000000000..0e3ba9e81538
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_ras_types.h
> @@ -0,0 +1,73 @@
> +/* SPDX-License-Identifier: MIT */
> +/*
> + * Copyright © 2026 Intel Corporation
> + */
> +
> +#ifndef _XE_RAS_TYPES_H_
> +#define _XE_RAS_TYPES_H_
> +
> +#include <linux/types.h>
> +
> +#define XE_RAS_NUM_COUNTERS			16
> +
> +/**
> + * struct xe_ras_error_common - Error fields that are common across all products
> + */
> +struct xe_ras_error_common {
> +	/** @severity: Error severity */
> +	u8 severity;
> +	/** @component: IP block where error originated */
> +	u8 component;
> +} __packed;
> +
> +/**
> + * struct xe_ras_error_unit - Error unit information
> + */
> +struct xe_ras_error_unit {
> +	/** @tile: Tile identifier */
> +	u8 tile;
> +	/** @instance: Instance identifier specific to IP */
> +	u32 instance;
> +} __packed;
> +
> +/**
> + * struct xe_ras_error_cause - Error cause information
> + */
> +struct xe_ras_error_cause {
> +	/** @cause: Cause/checker */
> +	u32 cause;
> +	/** @reserved: For future use */
> +	u8 reserved;
> +} __packed;
> +
> +/**
> + * struct xe_ras_error_product - Error fields that are specific to the product
> + */
> +struct xe_ras_error_product {
> +	/** @unit: Unit within IP block */
> +	struct xe_ras_error_unit unit;
> +	/** @cause: Cause/checker */
> +	struct xe_ras_error_cause cause;
> +} __packed;
> +
> +/**
> + * struct xe_ras_error_class - Combines common and product-specific parts
> + */
> +struct xe_ras_error_class {
> +	/** @common: Common error type and component */
> +	struct xe_ras_error_common common;
> +	/** @product: Product-specific unit and cause */
> +	struct xe_ras_error_product product;
> +} __packed;
> +
> +/**
> + * struct xe_ras_threshold_crossed_data - Data for threshold crossed event
> + */
> +struct xe_ras_threshold_crossed_data {
> +	/** @ncounters: Number of error counters that crossed thresholds */
> +	u32 ncounters;
> +	/** @counters: Array of error counters that crossed threshold */
> +	struct xe_ras_error_class counters[XE_RAS_NUM_COUNTERS];
> +} __packed;
> +
> +#endif
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event.c b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> index 800d100f09c5..139ecd4aafcd 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl_event.c
> +++ b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> @@ -6,6 +6,7 @@
>   #include "xe_device.h"
>   #include "xe_irq.h"
>   #include "xe_printk.h"
> +#include "xe_ras.h"
>   #include "xe_sysctrl.h"
>   #include "xe_sysctrl_event_types.h"
>   #include "xe_sysctrl_mailbox.h"
> @@ -38,7 +39,7 @@ static void xe_sysctrl_get_pending_event(struct xe_sysctrl *sc,
>   		}
>   
>   		if (response.event == XE_SYSCTRL_EVENT_THRESHOLD_CROSSED) {
> -			xe_warn(xe, "[RAS]: error counter threshold crossed\n");
> +			xe_ras_threshold_crossed(sc, &response);
>   		} else {
>   			xe_err(xe, "sysctrl: unexpected event %#x\n", response.event);
>   			return;

^ permalink raw reply	[flat|nested] 12+ messages in thread

* Re: [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler
  2026-03-31 10:23 ` [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler Raag Jadav
@ 2026-04-01  9:56   ` Mallesh, Koujalagi
  0 siblings, 0 replies; 12+ messages in thread
From: Mallesh, Koujalagi @ 2026-04-01  9:56 UTC (permalink / raw)
  To: Raag Jadav, intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, soham.purkait,
	anoop.c.vijay, aravind.iddamsetty


On 31-03-2026 03:53 pm, Raag Jadav wrote:
> Add system controller interrupt handler which is denoted by 11th bit in
> GFX master interrupt register. While at it, add worker for scheduling
> system controller work.
>
> Co-developed-by: Soham Purkait <soham.purkait@intel.com>
> Signed-off-by: Soham Purkait <soham.purkait@intel.com>
> Signed-off-by: Raag Jadav <raag.jadav@intel.com>
LGTM,
Reviewed-by: Mallesh Koujalagi <mallesh.koujalagi@intel.com>

> ---
> v2: Use system_percpu_wq instead of dedicated (Matthew Brost)
> v4: Handle IRQ before sysctrl initialization (Mallesh)
> ---
>   drivers/gpu/drm/xe/regs/xe_irq_regs.h |  1 +
>   drivers/gpu/drm/xe/xe_irq.c           |  2 ++
>   drivers/gpu/drm/xe/xe_sysctrl.c       | 39 ++++++++++++++++++++++-----
>   drivers/gpu/drm/xe/xe_sysctrl.h       |  1 +
>   drivers/gpu/drm/xe/xe_sysctrl_types.h |  7 +++++
>   5 files changed, 44 insertions(+), 6 deletions(-)
>
> diff --git a/drivers/gpu/drm/xe/regs/xe_irq_regs.h b/drivers/gpu/drm/xe/regs/xe_irq_regs.h
> index 9d74f454d3ff..1d6b976c4de0 100644
> --- a/drivers/gpu/drm/xe/regs/xe_irq_regs.h
> +++ b/drivers/gpu/drm/xe/regs/xe_irq_regs.h
> @@ -22,6 +22,7 @@
>   #define   DISPLAY_IRQ				REG_BIT(16)
>   #define   SOC_H2DMEMINT_IRQ			REG_BIT(13)
>   #define   I2C_IRQ				REG_BIT(12)
> +#define   SYSCTRL_IRQ				REG_BIT(11)
>   #define   GT_DW_IRQ(x)				REG_BIT(x)
>   
>   /*
> diff --git a/drivers/gpu/drm/xe/xe_irq.c b/drivers/gpu/drm/xe/xe_irq.c
> index 9a775c6588dc..e9f0b3cad06d 100644
> --- a/drivers/gpu/drm/xe/xe_irq.c
> +++ b/drivers/gpu/drm/xe/xe_irq.c
> @@ -24,6 +24,7 @@
>   #include "xe_mmio.h"
>   #include "xe_pxp.h"
>   #include "xe_sriov.h"
> +#include "xe_sysctrl.h"
>   #include "xe_tile.h"
>   
>   /*
> @@ -525,6 +526,7 @@ static irqreturn_t dg1_irq_handler(int irq, void *arg)
>   				xe_heci_csc_irq_handler(xe, master_ctl);
>   			xe_display_irq_handler(xe, master_ctl);
>   			xe_i2c_irq_handler(xe, master_ctl);
> +			xe_sysctrl_irq_handler(xe, master_ctl);
>   			xe_mert_irq_handler(xe, master_ctl);
>   			gu_misc_iir = gu_misc_irq_ack(xe, master_ctl);
>   		}
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl.c b/drivers/gpu/drm/xe/xe_sysctrl.c
> index 2bcef304eb9a..afa9654668a2 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl.c
> +++ b/drivers/gpu/drm/xe/xe_sysctrl.c
> @@ -8,6 +8,7 @@
>   
>   #include <drm/drm_managed.h>
>   
> +#include "regs/xe_irq_regs.h"
>   #include "regs/xe_sysctrl_regs.h"
>   #include "xe_device.h"
>   #include "xe_mmio.h"
> @@ -30,10 +31,16 @@
>   static void sysctrl_fini(void *arg)
>   {
>   	struct xe_device *xe = arg;
> +	struct xe_sysctrl *sc = &xe->sc;
>   
> +	cancel_work_sync(&sc->work);
>   	xe->soc_remapper.set_sysctrl_region(xe, 0);
>   }
>   
> +static void xe_sysctrl_work(struct work_struct *work)
> +{
> +}
> +
>   /**
>    * xe_sysctrl_init() - Initialize System Controller subsystem
>    * @xe: xe device instance
> @@ -55,11 +62,7 @@ int xe_sysctrl_init(struct xe_device *xe)
>   	if (!xe->info.has_sysctrl)
>   		return 0;
>   
> -	xe->soc_remapper.set_sysctrl_region(xe, SYSCTRL_MAILBOX_INDEX);
> -
> -	ret = devm_add_action_or_reset(xe->drm.dev, sysctrl_fini, xe);
> -	if (ret)
> -		return ret;
> +	xe_assert(xe, xe->soc_remapper.set_sysctrl_region);
>   
>   	sc->mmio = devm_kzalloc(xe->drm.dev, sizeof(*sc->mmio), GFP_KERNEL);
>   	if (!sc->mmio)
> @@ -73,9 +76,33 @@ int xe_sysctrl_init(struct xe_device *xe)
>   	if (ret)
>   		return ret;
>   
> +	ret = devm_mutex_init(xe->drm.dev, &sc->work_lock);
> +	if (ret)
> +		return ret;
> +
> +	xe->soc_remapper.set_sysctrl_region(xe, SYSCTRL_MAILBOX_INDEX);
>   	xe_sysctrl_mailbox_init(sc);
> +	INIT_WORK(&sc->work, xe_sysctrl_work);
>   
> -	return 0;
> +	return devm_add_action_or_reset(xe->drm.dev, sysctrl_fini, xe);
> +}
> +
> +/**
> + * xe_sysctrl_irq_handler() - Handler for System Controller interrupts
> + * @xe: xe device instance
> + * @master_ctl: interrupt register
> + *
> + * Handle interrupts generated by System Controller.
> + */
> +void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl)
> +{
> +	struct xe_sysctrl *sc = &xe->sc;
> +
> +	if (!xe->info.has_sysctrl || !sc->work.func)
> +		return;
> +
> +	if (master_ctl & SYSCTRL_IRQ)
> +		schedule_work(&sc->work);
>   }
>   
>   /**
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl.h b/drivers/gpu/drm/xe/xe_sysctrl.h
> index f3b0f3716b2f..f7469bfc9324 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl.h
> +++ b/drivers/gpu/drm/xe/xe_sysctrl.h
> @@ -17,6 +17,7 @@ static inline struct xe_device *sc_to_xe(struct xe_sysctrl *sc)
>   }
>   
>   int xe_sysctrl_init(struct xe_device *xe);
> +void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl);
>   void xe_sysctrl_pm_resume(struct xe_device *xe);
>   
>   #endif
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl_types.h b/drivers/gpu/drm/xe/xe_sysctrl_types.h
> index 8217f6befe70..13fbf2990280 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl_types.h
> +++ b/drivers/gpu/drm/xe/xe_sysctrl_types.h
> @@ -8,6 +8,7 @@
>   
>   #include <linux/mutex.h>
>   #include <linux/types.h>
> +#include <linux/workqueue_types.h>
>   
>   struct xe_mmio;
>   
> @@ -27,6 +28,12 @@ struct xe_sysctrl {
>   
>   	/** @phase_bit: Message boundary phase toggle bit (0 or 1) */
>   	bool phase_bit;
> +
> +	/** @work: Pending events work */
> +	struct work_struct work;
> +
> +	/** @work_lock: Mutex protecting pending events */
> +	struct mutex work_lock;
>   };
>   
>   #endif

^ permalink raw reply	[flat|nested] 12+ messages in thread

* Re: [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support
  2026-03-31 10:23 ` [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support Raag Jadav
@ 2026-04-01 10:06   ` Mallesh, Koujalagi
  0 siblings, 0 replies; 12+ messages in thread
From: Mallesh, Koujalagi @ 2026-04-01 10:06 UTC (permalink / raw)
  To: Raag Jadav, intel-xe
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, soham.purkait,
	anoop.c.vijay, aravind.iddamsetty


On 31-03-2026 03:53 pm, Raag Jadav wrote:
> System controller reports different types of events to GFX endpoint for
> different usecases, add initial support for them. This will be further
> extended to service those usecases.
>
> Signed-off-by: Raag Jadav <raag.jadav@intel.com>
LGTM,
Reviewed-by: Mallesh Koujalagi <mallesh.koujalagi@intel.com>
> ---
> v2: Handle unexpected response length (Mallesh)
> v3: Handle event flood (Mallesh)
> ---
>   drivers/gpu/drm/xe/Makefile                 |  1 +
>   drivers/gpu/drm/xe/xe_sysctrl.c             |  7 ++
>   drivers/gpu/drm/xe/xe_sysctrl.h             |  1 +
>   drivers/gpu/drm/xe/xe_sysctrl_event.c       | 88 +++++++++++++++++++++
>   drivers/gpu/drm/xe/xe_sysctrl_event_types.h | 52 ++++++++++++
>   drivers/gpu/drm/xe/xe_sysctrl_mailbox.h     | 10 +++
>   6 files changed, 159 insertions(+)
>   create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event.c
>   create mode 100644 drivers/gpu/drm/xe/xe_sysctrl_event_types.h
>
> diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
> index 06b5d53e1629..593b359bbaca 100644
> --- a/drivers/gpu/drm/xe/Makefile
> +++ b/drivers/gpu/drm/xe/Makefile
> @@ -125,6 +125,7 @@ xe-y += xe_bb.o \
>   	xe_survivability_mode.o \
>   	xe_sync.o \
>   	xe_sysctrl.o \
> +	xe_sysctrl_event.o \
>   	xe_sysctrl_mailbox.o \
>   	xe_tile.o \
>   	xe_tile_sysfs.o \
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl.c b/drivers/gpu/drm/xe/xe_sysctrl.c
> index afa9654668a2..7003b1da6e46 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl.c
> +++ b/drivers/gpu/drm/xe/xe_sysctrl.c
> @@ -12,6 +12,7 @@
>   #include "regs/xe_sysctrl_regs.h"
>   #include "xe_device.h"
>   #include "xe_mmio.h"
> +#include "xe_pm.h"
>   #include "xe_soc_remapper.h"
>   #include "xe_sysctrl.h"
>   #include "xe_sysctrl_mailbox.h"
> @@ -39,6 +40,12 @@ static void sysctrl_fini(void *arg)
>   
>   static void xe_sysctrl_work(struct work_struct *work)
>   {
> +	struct xe_sysctrl *sc = container_of(work, struct xe_sysctrl, work);
> +	struct xe_device *xe = sc_to_xe(sc);
> +
> +	guard(xe_pm_runtime)(xe);
> +	guard(mutex)(&sc->work_lock);
> +	xe_sysctrl_event(sc);
>   }
>   
>   /**
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl.h b/drivers/gpu/drm/xe/xe_sysctrl.h
> index f7469bfc9324..090dffb6d55f 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl.h
> +++ b/drivers/gpu/drm/xe/xe_sysctrl.h
> @@ -16,6 +16,7 @@ static inline struct xe_device *sc_to_xe(struct xe_sysctrl *sc)
>   	return container_of(sc, struct xe_device, sc);
>   }
>   
> +void xe_sysctrl_event(struct xe_sysctrl *sc);
>   int xe_sysctrl_init(struct xe_device *xe);
>   void xe_sysctrl_irq_handler(struct xe_device *xe, u32 master_ctl);
>   void xe_sysctrl_pm_resume(struct xe_device *xe);
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event.c b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> new file mode 100644
> index 000000000000..800d100f09c5
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> @@ -0,0 +1,88 @@
> +// SPDX-License-Identifier: MIT
> +/*
> + * Copyright © 2026 Intel Corporation
> + */
> +
> +#include "xe_device.h"
> +#include "xe_irq.h"
> +#include "xe_printk.h"
> +#include "xe_sysctrl.h"
> +#include "xe_sysctrl_event_types.h"
> +#include "xe_sysctrl_mailbox.h"
> +#include "xe_sysctrl_mailbox_types.h"
> +
> +static void xe_sysctrl_get_pending_event(struct xe_sysctrl *sc,
> +					 struct xe_sysctrl_mailbox_command *command)
> +{
> +	struct xe_sysctrl_event_response response;
> +	struct xe_device *xe = sc_to_xe(sc);
> +	u32 count = 0;
> +	size_t len;
> +	int ret;
> +
> +	command->data_out = &response;
> +	command->data_out_len = sizeof(response);
> +
> +	do {
> +		memset(&response, 0, sizeof(response));
> +
> +		ret = xe_sysctrl_send_command(sc, command, &len);
> +		if (ret) {
> +			xe_err(xe, "sysctrl: failed to get pending event %d\n", ret);
> +			return;
> +		}
> +
> +		if (len != sizeof(response)) {
> +			xe_err(xe, "sysctrl: unexpected pending event response length %zu\n", len);
> +			return;
> +		}
> +
> +		if (response.event == XE_SYSCTRL_EVENT_THRESHOLD_CROSSED) {
> +			xe_warn(xe, "[RAS]: error counter threshold crossed\n");
> +		} else {
> +			xe_err(xe, "sysctrl: unexpected event %#x\n", response.event);
> +			return;
> +		}
> +
> +		if (++count > XE_SYSCTRL_EVENT_FLOOD) {
> +			xe_err(xe, "sysctrl: event flooding\n");
> +			return;
> +		}
> +
> +		xe_dbg(xe, "sysctrl: %u events pending\n", response.count);
> +	} while (response.count);
> +}
> +
> +static void xe_sysctrl_event_request_prep(struct xe_device *xe,
> +					  struct xe_sysctrl_app_msg_hdr *header,
> +					  struct xe_sysctrl_event_request *request)
> +{
> +	struct pci_dev *pdev = to_pci_dev(xe->drm.dev);
> +
> +	header->data = REG_FIELD_PREP(APP_HDR_GROUP_ID_MASK, XE_SYSCTRL_GROUP_GFSP) |
> +		       REG_FIELD_PREP(APP_HDR_COMMAND_MASK, XE_SYSCTRL_CMD_GET_PENDING_EVENT);
> +
> +	request->vector = xe_device_has_msix(xe) ? XE_IRQ_DEFAULT_MSIX : 0;
> +	request->fn = PCI_FUNC(pdev->devfn);
> +}
> +
> +/**
> + * xe_sysctrl_event() - Handler for System Controller events
> + * @sc: System Controller instance
> + *
> + * Handle events generated by System Controller.
> + */
> +void xe_sysctrl_event(struct xe_sysctrl *sc)
> +{
> +	struct xe_sysctrl_mailbox_command command = {};
> +	struct xe_sysctrl_event_request request = {};
> +	struct xe_sysctrl_app_msg_hdr header = {};
> +
> +	xe_sysctrl_event_request_prep(sc_to_xe(sc), &header, &request);
> +
> +	command.header = header;
> +	command.data_in = &request;
> +	command.data_in_len = sizeof(request);
> +
> +	xe_sysctrl_get_pending_event(sc, &command);
> +}
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event_types.h b/drivers/gpu/drm/xe/xe_sysctrl_event_types.h
> new file mode 100644
> index 000000000000..1430a7ee2b39
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_sysctrl_event_types.h
> @@ -0,0 +1,52 @@
> +/* SPDX-License-Identifier: MIT */
> +/*
> + * Copyright © 2026 Intel Corporation
> + */
> +
> +#ifndef _XE_SYSCTRL_EVENT_TYPES_H_
> +#define _XE_SYSCTRL_EVENT_TYPES_H_
> +
> +#include <linux/types.h>
> +
> +#define XE_SYSCTRL_EVENT_DATA_LEN		59
> +
> +/* Modify as needed */
> +#define XE_SYSCTRL_EVENT_FLOOD			16
> +
> +enum xe_sysctrl_event {
> +	XE_SYSCTRL_EVENT_THRESHOLD_CROSSED = 1,
> +};
> +
> +/**
> + * struct xe_sysctrl_event_request - Request structure for pending event
> + */
> +struct xe_sysctrl_event_request {
> +	/** @vector: MSI-X vector that was triggered */
> +	u32 vector;
> +	/** @fn: Function index (0-7) of PCIe device */
> +	u8 fn;
> +	/** @reserved: Reserved for future use */
> +	u32 reserved:24;
> +	/** @reserved2: Reserved for future use */
> +	u32 reserved2[2];
> +} __packed;
> +
> +/**
> + * struct xe_sysctrl_event_response - Response structure for pending event
> + */
> +struct xe_sysctrl_event_response {
> +	/** @count: Number of pending events */
> +	u32 count;
> +	/** @event: Pending event */
> +	enum xe_sysctrl_event event;
> +	/** @timestamp: Timestamp of most recent event */
> +	u64 timestamp;
> +	/** @extended: Event has extended payload */
> +	u8 extended:1;
> +	/** @reserved: Reserved for future use */
> +	u32 reserved:31;
> +	/** @data: Generic event data */
> +	u32 data[XE_SYSCTRL_EVENT_DATA_LEN];
> +} __packed;
> +
> +#endif /* _XE_SYSCTRL_EVENT_TYPES_H_ */
> diff --git a/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h b/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
> index 91460be9e22c..d59a825597d3 100644
> --- a/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
> +++ b/drivers/gpu/drm/xe/xe_sysctrl_mailbox.h
> @@ -23,6 +23,16 @@ struct xe_sysctrl_mailbox_command;
>   #define XE_SYSCTRL_APP_HDR_VERSION(hdr) \
>   	FIELD_GET(APP_HDR_VERSION_MASK, le32_to_cpu((hdr)->data))
>   
> +/* Command groups */
> +enum xe_sysctrl_group {
> +	XE_SYSCTRL_GROUP_GFSP			= 0x01,
> +};
> +
> +/* Commands supported by GFSP group */
> +enum xe_sysctrl_gfsp_cmd {
> +	XE_SYSCTRL_CMD_GET_PENDING_EVENT	= 0x07,
> +};
> +
>   void xe_sysctrl_mailbox_init(struct xe_sysctrl *sc);
>   int xe_sysctrl_send_command(struct xe_sysctrl *sc,
>   			    struct xe_sysctrl_mailbox_command *cmd,

^ permalink raw reply	[flat|nested] 12+ messages in thread

* Re: [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling
  2026-04-01  9:31   ` Mallesh, Koujalagi
@ 2026-04-02  8:43     ` Raag Jadav
  0 siblings, 0 replies; 12+ messages in thread
From: Raag Jadav @ 2026-04-02  8:43 UTC (permalink / raw)
  To: Mallesh, Koujalagi
  Cc: matthew.brost, rodrigo.vivi, riana.tauro, michal.wajdeczko,
	matthew.d.roper, umesh.nerlige.ramappa, soham.purkait,
	anoop.c.vijay, aravind.iddamsetty, intel-xe

On Wed, Apr 01, 2026 at 03:01:56PM +0530, Mallesh, Koujalagi wrote:
> On 31-03-2026 03:53 pm, Raag Jadav wrote:
> > Add initial support for correctable error handling which is serviced
> > using system controller event. Currently we only log the errors in
> > dmesg but this serves as a foundation for RAS infrastructure and will
> > be further extended to facilitate other RAS features.
> > 
> > Signed-off-by: Raag Jadav <raag.jadav@intel.com>
> > ---
> > v4: Fix Severity/Component logging (Mallesh)
> > v4: s/xe_ras_error/xe_ras_error_class (Riana)
> > ---
> >   drivers/gpu/drm/xe/Makefile           |  1 +
> >   drivers/gpu/drm/xe/xe_ras.c           | 90 +++++++++++++++++++++++++++
> >   drivers/gpu/drm/xe/xe_ras.h           | 14 +++++
> >   drivers/gpu/drm/xe/xe_ras_types.h     | 73 ++++++++++++++++++++++
> >   drivers/gpu/drm/xe/xe_sysctrl_event.c |  3 +-
> >   5 files changed, 180 insertions(+), 1 deletion(-)
> >   create mode 100644 drivers/gpu/drm/xe/xe_ras.c
> >   create mode 100644 drivers/gpu/drm/xe/xe_ras.h
> >   create mode 100644 drivers/gpu/drm/xe/xe_ras_types.h
> > 
> > diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
> > index 593b359bbaca..1ecafb854355 100644
> > --- a/drivers/gpu/drm/xe/Makefile
> > +++ b/drivers/gpu/drm/xe/Makefile
> > @@ -113,6 +113,7 @@ xe-y += xe_bb.o \
> >   	xe_pxp_submit.o \
> >   	xe_query.o \
> >   	xe_range_fence.o \
> > +	xe_ras.o \
> >   	xe_reg_sr.o \
> >   	xe_reg_whitelist.o \
> >   	xe_ring_ops.o \
> > diff --git a/drivers/gpu/drm/xe/xe_ras.c b/drivers/gpu/drm/xe/xe_ras.c
> > new file mode 100644
> > index 000000000000..4048350def97
> > --- /dev/null
> > +++ b/drivers/gpu/drm/xe/xe_ras.c
> > @@ -0,0 +1,90 @@
> > +// SPDX-License-Identifier: MIT
> > +/*
> > + * Copyright © 2026 Intel Corporation
> > + */
> > +
> > +#include "xe_assert.h"
> > +#include "xe_printk.h"
> > +#include "xe_ras.h"
> > +#include "xe_ras_types.h"
> > +#include "xe_sysctrl.h"
> > +#include "xe_sysctrl_event_types.h"
> > +
> > +/* Severity of detected errors  */
> > +enum xe_ras_severity {
> > +	XE_RAS_SEV_NOT_SUPPORTED = 0,
> > +	XE_RAS_SEV_CORRECTABLE,
> > +	XE_RAS_SEV_UNCORRECTABLE,
> > +	XE_RAS_SEV_INFORMATIONAL,
> > +	XE_RAS_SEV_MAX
> > +};
> > +
> > +/* Major IP blocks/components where errors can originate */
> > +enum xe_ras_component {
> > +	XE_RAS_COMP_NOT_SUPPORTED = 0,
> > +	XE_RAS_COMP_DEVICE_MEMORY,
> > +	XE_RAS_COMP_CORE_COMPUTE,
> > +	XE_RAS_COMP_RESERVED,
> > +	XE_RAS_COMP_PCIE,
> > +	XE_RAS_COMP_FABRIC,
> > +	XE_RAS_COMP_SOC_INTERNAL,
> > +	XE_RAS_COMP_MAX
> > +};
> > +
> > +static const char *const xe_ras_severities[] = {
> > +	[XE_RAS_SEV_NOT_SUPPORTED]		= "Not Supported",
> > +	[XE_RAS_SEV_CORRECTABLE]		= "Correctable",
> > +	[XE_RAS_SEV_UNCORRECTABLE]		= "Uncorrectable",
> > +	[XE_RAS_SEV_INFORMATIONAL]		= "Informational",
> > +};
> Please use a blank line after structure declaration

Most likely it'll be redundant, so unless there are readability concerns
I'd like to keep this way.

> > +static_assert(ARRAY_SIZE(xe_ras_severities) == XE_RAS_SEV_MAX);
> > +
> > +static const char *const xe_ras_components[] = {
> > +	[XE_RAS_COMP_NOT_SUPPORTED]		= "Not Supported",
> > +	[XE_RAS_COMP_DEVICE_MEMORY]		= "Device Memory",
> > +	[XE_RAS_COMP_CORE_COMPUTE]		= "Core Compute",
> > +	[XE_RAS_COMP_RESERVED]			= "Reserved",
> > +	[XE_RAS_COMP_PCIE]			= "PCIe",
> > +	[XE_RAS_COMP_FABRIC]			= "Fabric",
> > +	[XE_RAS_COMP_SOC_INTERNAL]		= "SoC Internal",
> > +};
> Same here
> > +static_assert(ARRAY_SIZE(xe_ras_components) == XE_RAS_COMP_MAX);
> > +
> > +static inline const char *sev_to_str(struct xe_device *xe, u32 sev)
> > +{
> > +	xe_assert(xe, sev < XE_RAS_SEV_MAX);
> > +
> > +	return sev < XE_RAS_SEV_MAX ? xe_ras_severities[sev] : "Unknown";
> > +}
> > +
> > +static inline const char *comp_to_str(struct xe_device *xe, u32 comp)
> > +{
> > +	xe_assert(xe, comp < XE_RAS_COMP_MAX);
> > +
> > +	return comp < XE_RAS_COMP_MAX ? xe_ras_components[comp] : "Unknown";
> > +}
> > +
> > +void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response)
> > +{
> > +	struct xe_ras_threshold_crossed_data *pending = (void *)&response->data;
> > +	struct xe_ras_error_class *errors = pending->counters;
> > +	struct xe_device *xe = sc_to_xe(sc);
> > +	u32 cid, sev, comp, inst, cause;
> > +	u8 tile;
> > +
> > +	BUILD_BUG_ON(sizeof(response->data) < sizeof(*pending));
> > +	xe_assert(xe, pending->ncounters < XE_RAS_NUM_COUNTERS);
> 
> Boundary check is required, in production line xe_assert as no_op.

We already do, but I can a separate xe_err() if it helps.

Raag

> > +	xe_warn(xe, "[RAS]: counter threshold crossed, %u new errors\n", pending->ncounters);
> > +
> > +	for (cid = 0; cid < pending->ncounters && cid < XE_RAS_NUM_COUNTERS; cid++) {
> > +		sev = errors[cid].common.severity;
> > +		comp = errors[cid].common.component;
> > +
> > +		tile = errors[cid].product.unit.tile;
> > +		inst = errors[cid].product.unit.instance;
> > +		cause = errors[cid].product.cause.cause;
> > +
> > +		xe_warn(xe, "[RAS]: Tile:%u Instance:%u Component:%s Error:%s Cause:%#x\n",
> > +			tile, inst, comp_to_str(xe, comp), sev_to_str(xe, sev), cause);
> > +	}
> > +}
> > diff --git a/drivers/gpu/drm/xe/xe_ras.h b/drivers/gpu/drm/xe/xe_ras.h
> > new file mode 100644
> > index 000000000000..92ee93d4e877
> > --- /dev/null
> > +++ b/drivers/gpu/drm/xe/xe_ras.h
> > @@ -0,0 +1,14 @@
> > +/* SPDX-License-Identifier: MIT */
> > +/*
> > + * Copyright © 2026 Intel Corporation
> > + */
> > +
> > +#ifndef _XE_RAS_H_
> > +#define _XE_RAS_H_
> > +
> > +struct xe_sysctrl;
> > +struct xe_sysctrl_event_response;
> > +
> > +void xe_ras_threshold_crossed(struct xe_sysctrl *sc, struct xe_sysctrl_event_response *response);
> > +
> > +#endif
> > diff --git a/drivers/gpu/drm/xe/xe_ras_types.h b/drivers/gpu/drm/xe/xe_ras_types.h
> > new file mode 100644
> > index 000000000000..0e3ba9e81538
> > --- /dev/null
> > +++ b/drivers/gpu/drm/xe/xe_ras_types.h
> > @@ -0,0 +1,73 @@
> > +/* SPDX-License-Identifier: MIT */
> > +/*
> > + * Copyright © 2026 Intel Corporation
> > + */
> > +
> > +#ifndef _XE_RAS_TYPES_H_
> > +#define _XE_RAS_TYPES_H_
> > +
> > +#include <linux/types.h>
> > +
> > +#define XE_RAS_NUM_COUNTERS			16
> > +
> > +/**
> > + * struct xe_ras_error_common - Error fields that are common across all products
> > + */
> > +struct xe_ras_error_common {
> > +	/** @severity: Error severity */
> > +	u8 severity;
> > +	/** @component: IP block where error originated */
> > +	u8 component;
> > +} __packed;
> > +
> > +/**
> > + * struct xe_ras_error_unit - Error unit information
> > + */
> > +struct xe_ras_error_unit {
> > +	/** @tile: Tile identifier */
> > +	u8 tile;
> > +	/** @instance: Instance identifier specific to IP */
> > +	u32 instance;
> > +} __packed;
> > +
> > +/**
> > + * struct xe_ras_error_cause - Error cause information
> > + */
> > +struct xe_ras_error_cause {
> > +	/** @cause: Cause/checker */
> > +	u32 cause;
> > +	/** @reserved: For future use */
> > +	u8 reserved;
> > +} __packed;
> > +
> > +/**
> > + * struct xe_ras_error_product - Error fields that are specific to the product
> > + */
> > +struct xe_ras_error_product {
> > +	/** @unit: Unit within IP block */
> > +	struct xe_ras_error_unit unit;
> > +	/** @cause: Cause/checker */
> > +	struct xe_ras_error_cause cause;
> > +} __packed;
> > +
> > +/**
> > + * struct xe_ras_error_class - Combines common and product-specific parts
> > + */
> > +struct xe_ras_error_class {
> > +	/** @common: Common error type and component */
> > +	struct xe_ras_error_common common;
> > +	/** @product: Product-specific unit and cause */
> > +	struct xe_ras_error_product product;
> > +} __packed;
> > +
> > +/**
> > + * struct xe_ras_threshold_crossed_data - Data for threshold crossed event
> > + */
> > +struct xe_ras_threshold_crossed_data {
> > +	/** @ncounters: Number of error counters that crossed thresholds */
> > +	u32 ncounters;
> > +	/** @counters: Array of error counters that crossed threshold */
> > +	struct xe_ras_error_class counters[XE_RAS_NUM_COUNTERS];
> > +} __packed;
> > +
> > +#endif
> > diff --git a/drivers/gpu/drm/xe/xe_sysctrl_event.c b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> > index 800d100f09c5..139ecd4aafcd 100644
> > --- a/drivers/gpu/drm/xe/xe_sysctrl_event.c
> > +++ b/drivers/gpu/drm/xe/xe_sysctrl_event.c
> > @@ -6,6 +6,7 @@
> >   #include "xe_device.h"
> >   #include "xe_irq.h"
> >   #include "xe_printk.h"
> > +#include "xe_ras.h"
> >   #include "xe_sysctrl.h"
> >   #include "xe_sysctrl_event_types.h"
> >   #include "xe_sysctrl_mailbox.h"
> > @@ -38,7 +39,7 @@ static void xe_sysctrl_get_pending_event(struct xe_sysctrl *sc,
> >   		}
> >   		if (response.event == XE_SYSCTRL_EVENT_THRESHOLD_CROSSED) {
> > -			xe_warn(xe, "[RAS]: error counter threshold crossed\n");
> > +			xe_ras_threshold_crossed(sc, &response);
> >   		} else {
> >   			xe_err(xe, "sysctrl: unexpected event %#x\n", response.event);
> >   			return;

^ permalink raw reply	[flat|nested] 12+ messages in thread

end of thread, other threads:[~2026-04-02  8:43 UTC | newest]

Thread overview: 12+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2026-03-31 10:23 [PATCH v4 0/3] Introduce Xe Correctable Error Handling Raag Jadav
2026-03-31 10:23 ` [PATCH v4 1/3] drm/xe/sysctrl: Add system controller interrupt handler Raag Jadav
2026-04-01  9:56   ` Mallesh, Koujalagi
2026-03-31 10:23 ` [PATCH v4 2/3] drm/xe/sysctrl: Add system controller event support Raag Jadav
2026-04-01 10:06   ` Mallesh, Koujalagi
2026-03-31 10:23 ` [PATCH v4 3/3] drm/xe/ras: Introduce correctable error handling Raag Jadav
2026-04-01  9:31   ` Mallesh, Koujalagi
2026-04-02  8:43     ` Raag Jadav
2026-03-31 10:39 ` ✗ CI.checkpatch: warning for Introduce Xe Correctable Error Handling (rev4) Patchwork
2026-03-31 10:40 ` ✓ CI.KUnit: success " Patchwork
2026-03-31 11:13 ` ✓ Xe.CI.BAT: " Patchwork
2026-03-31 15:48 ` ✗ Xe.CI.FULL: failure " Patchwork

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox