intel-xe.lists.freedesktop.org archive mirror
 help / color / mirror / Atom feed
* [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-07 11:15 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
@ 2025-08-07 11:15 ` Ankit Nautiyal
  2025-08-11  6:16   ` Golani, Mitulkumar Ajitkumar
  0 siblings, 1 reply; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-07 11:15 UTC (permalink / raw)
  To: intel-gfx, intel-xe
  Cc: ville.syrjala, jani.nikula, mitulkumar.ajitkumar.golani,
	Ankit Nautiyal

Currently dsc/scaler prefill latencies are handled during watermark
calculations. With the optimized guardband, we need to compute the
latencies to find the minimum guardband that works for most cases.
Extract the helpers to compute these latencies, so that they can be used
while computing vrr guardband.

While at it, put declarations in reverse xmas tree order for better
redability.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c | 34 +++++++++++++++
 drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
 drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
 3 files changed, 63 insertions(+), 25 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index c1a3a95c65f0..af4d54672d0d 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -8328,3 +8328,37 @@ bool intel_scanout_needs_vtd_wa(struct intel_display *display)
 
 	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
 }
+
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime)
+{
+	int scaler_prefill_latency;
+
+	scaler_prefill_latency = 4 * linetime;
+	if (num_scaler_users > 1)
+		scaler_prefill_latency += DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
+							    chroma_downscaling_factor), 1000000);
+
+	scaler_prefill_latency *= cdclk_prefill_adjustment;
+
+	return scaler_prefill_latency;
+}
+
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime)
+{
+	int dsc_prefill_latency;
+
+	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
+
+	for (int i = 0; i < num_scaler_users; i++)
+		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
+						       1000000);
+	dsc_prefill_latency *= cdclk_prefill_adjustment;
+
+	return dsc_prefill_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_display.h b/drivers/gpu/drm/i915/display/intel_display.h
index 37e2ab301a80..8d094b0a8c6b 100644
--- a/drivers/gpu/drm/i915/display/intel_display.h
+++ b/drivers/gpu/drm/i915/display/intel_display.h
@@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display, enum port port);
 
 bool intel_scanout_needs_vtd_wa(struct intel_display *display);
 int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime);
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime);
 
 #endif
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 97b42bbf5642..4474f987de06 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
 static int
 dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	    num_scaler_users > crtc->num_scalers)
 		return dsc_prefill_latency;
 
-	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
-
 	for (int i = 0; i < num_scaler_users; i++) {
-		u64 hscale_k, vscale_k;
-
-		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
-		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
-		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
-						       1000000);
+		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
+		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
 	}
 
-	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	dsc_prefill_latency =
+		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						  chroma_downscaling_factor,
+						  cdclk_prefill_adjustment(crtc_state),
+						  linetime);
 
 	return dsc_prefill_latency;
 }
@@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 static int
 scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k = 1000, vscale_k = 1000;
 	int scaler_prefill_latency = 0;
 
 	if (!num_scaler_users)
 		return scaler_prefill_latency;
 
-	scaler_prefill_latency = 4 * linetime;
-
 	if (num_scaler_users > 1) {
-		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
-		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-		int latency;
-
-		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-					    chroma_downscaling_factor), 1000000);
-		scaler_prefill_latency += latency;
+		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
+		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
 	}
 
-	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	scaler_prefill_latency =
+		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						     chroma_downscaling_factor,
+						     cdclk_prefill_adjustment(crtc_state),
+						     linetime);
 
 	return scaler_prefill_latency;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* RE: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-07 11:15 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
@ 2025-08-11  6:16   ` Golani, Mitulkumar Ajitkumar
  2025-08-18  6:09     ` Nautiyal, Ankit K
  0 siblings, 1 reply; 28+ messages in thread
From: Golani, Mitulkumar Ajitkumar @ 2025-08-11  6:16 UTC (permalink / raw)
  To: Nautiyal, Ankit K, intel-gfx@lists.freedesktop.org,
	intel-xe@lists.freedesktop.org
  Cc: ville.syrjala@linux.intel.com, jani.nikula@linux.intel.com



> -----Original Message-----
> From: Nautiyal, Ankit K <ankit.k.nautiyal@intel.com>
> Sent: 07 August 2025 16:46
> To: intel-gfx@lists.freedesktop.org; intel-xe@lists.freedesktop.org
> Cc: ville.syrjala@linux.intel.com; jani.nikula@linux.intel.com; Golani,
> Mitulkumar Ajitkumar <mitulkumar.ajitkumar.golani@intel.com>; Nautiyal,
> Ankit K <ankit.k.nautiyal@intel.com>
> Subject: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler
> prefill latencies
> 
> Currently dsc/scaler prefill latencies are handled during watermark
> calculations. With the optimized guardband, we need to compute the latencies
> to find the minimum guardband that works for most cases.
> Extract the helpers to compute these latencies, so that they can be used while
> computing vrr guardband.
> 
> While at it, put declarations in reverse xmas tree order for better redability.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_display.c | 34 +++++++++++++++
> drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
> drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>  3 files changed, 63 insertions(+), 25 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c
> b/drivers/gpu/drm/i915/display/intel_display.c
> index c1a3a95c65f0..af4d54672d0d 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -8328,3 +8328,37 @@ bool intel_scanout_needs_vtd_wa(struct
> intel_display *display)
> 
>  	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);  }
> +
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
> vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime)
> +{
> +	int scaler_prefill_latency;
> +
> +	scaler_prefill_latency = 4 * linetime;
> +	if (num_scaler_users > 1)
> +		scaler_prefill_latency += DIV_ROUND_UP_ULL((4 * linetime *
> hscale * vscale *
> +
> chroma_downscaling_factor), 1000000);
> +
> +	scaler_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return scaler_prefill_latency;
> +}
> +
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
> *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime)
> +{
> +	int dsc_prefill_latency;
> +
> +	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
> +chroma_downscaling_factor, 10);
> +
> +	for (int i = 0; i < num_scaler_users; i++)
> +		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency
> * hscale[i] * vscale[i],
> +						       1000000);
> +	dsc_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return dsc_prefill_latency;
> +}
> diff --git a/drivers/gpu/drm/i915/display/intel_display.h
> b/drivers/gpu/drm/i915/display/intel_display.h
> index 37e2ab301a80..8d094b0a8c6b 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.h
> +++ b/drivers/gpu/drm/i915/display/intel_display.h
> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display,
> enum port port);
> 
>  bool intel_scanout_needs_vtd_wa(struct intel_display *display);  int
> intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
> vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime);
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
> *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime);
> 
>  #endif
> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c
> b/drivers/gpu/drm/i915/display/skl_watermark.c
> index 97b42bbf5642..4474f987de06 100644
> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct
> intel_crtc_state *crtc_state)  static int  dsc_prefill_latency(const struct
> intel_crtc_state *crtc_state, int linetime)  {
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
> >scaler_state;
> +	int chroma_downscaling_factor =
> +skl_scaler_chroma_downscale_factor(crtc_state);
>  	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> -	int chroma_downscaling_factor =
> skl_scaler_chroma_downscale_factor(crtc_state);
> +	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
> +	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>  	u32 dsc_prefill_latency = 0;
> 
>  	if (!crtc_state->dsc.compression_enable || @@ -2191,18 +2192,16
> @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  	    num_scaler_users > crtc->num_scalers)
>  		return dsc_prefill_latency;
> 
> -	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
> chroma_downscaling_factor, 10);
> -
>  	for (int i = 0; i < num_scaler_users; i++) {
> -		u64 hscale_k, vscale_k;
> -
> -		hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].hscale, 1000) >> 16);
> -		vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].vscale, 1000) >> 16);
> -		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency
> * hscale_k * vscale_k,
> -						       1000000);
> +		hscale_k[i] = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].hscale, 1000) >> 16);
> +		vscale_k[i] = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].vscale,
> +1000) >> 16);
>  	}
> 
> -	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	dsc_prefill_latency =
> +		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k,
> vscale_k,
> +						  chroma_downscaling_factor,
> +
> cdclk_prefill_adjustment(crtc_state),
> +						  linetime);
> 
>  	return dsc_prefill_latency;
>  }
> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state
> *crtc_state, int linetime)  static int  scaler_prefill_latency(const struct
> intel_crtc_state *crtc_state, int linetime)  {
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
> >scaler_state;
> +	int chroma_downscaling_factor =
> +skl_scaler_chroma_downscale_factor(crtc_state);
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> +	u64 hscale_k = 1000, vscale_k = 1000;

This could be initialized to 0 ?

As further going, you are already assigning to max 1000 when even 1 scaler is being used, also  intel_display_scaler_prefill_latency we are again redundantly check for number scaler presence 

this could be avoided if initialised to 0 and assigning to max when scaler users presence is found ?

also in 
>  	int scaler_prefill_latency = 0;
> 
>  	if (!num_scaler_users)
>  		return scaler_prefill_latency;
> 
> -	scaler_prefill_latency = 4 * linetime;
> -
>  	if (num_scaler_users > 1) {
> -		u64 hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].hscale, 1000) >> 16);
> -		u64 vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].vscale, 1000) >> 16);
> -		int chroma_downscaling_factor =
> skl_scaler_chroma_downscale_factor(crtc_state);
> -		int latency;
> -
> -		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k *
> vscale_k *
> -					    chroma_downscaling_factor),
> 1000000);
> -		scaler_prefill_latency += latency;
> +		hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].hscale, 1000) >> 16);
> +		vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].vscale,
> +1000) >> 16);
>  	}
> 
> -	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	scaler_prefill_latency =
> +		intel_display_scaler_prefill_latency(num_scaler_users,
> hscale_k, vscale_k,
> +
> chroma_downscaling_factor,
> +
> cdclk_prefill_adjustment(crtc_state),
> +						     linetime);
> 
>  	return scaler_prefill_latency;
>  }
> --
> 2.45.2


^ permalink raw reply	[flat|nested] 28+ messages in thread

* Re: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-11  6:16   ` Golani, Mitulkumar Ajitkumar
@ 2025-08-18  6:09     ` Nautiyal, Ankit K
  0 siblings, 0 replies; 28+ messages in thread
From: Nautiyal, Ankit K @ 2025-08-18  6:09 UTC (permalink / raw)
  To: Golani, Mitulkumar Ajitkumar, intel-gfx@lists.freedesktop.org,
	intel-xe@lists.freedesktop.org
  Cc: ville.syrjala@linux.intel.com, jani.nikula@linux.intel.com


On 8/11/2025 11:46 AM, Golani, Mitulkumar Ajitkumar wrote:
>
>> -----Original Message-----
>> From: Nautiyal, Ankit K <ankit.k.nautiyal@intel.com>
>> Sent: 07 August 2025 16:46
>> To: intel-gfx@lists.freedesktop.org; intel-xe@lists.freedesktop.org
>> Cc: ville.syrjala@linux.intel.com; jani.nikula@linux.intel.com; Golani,
>> Mitulkumar Ajitkumar <mitulkumar.ajitkumar.golani@intel.com>; Nautiyal,
>> Ankit K <ankit.k.nautiyal@intel.com>
>> Subject: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler
>> prefill latencies
>>
>> Currently dsc/scaler prefill latencies are handled during watermark
>> calculations. With the optimized guardband, we need to compute the latencies
>> to find the minimum guardband that works for most cases.
>> Extract the helpers to compute these latencies, so that they can be used while
>> computing vrr guardband.
>>
>> While at it, put declarations in reverse xmas tree order for better redability.
>>
>> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
>> ---
>>   drivers/gpu/drm/i915/display/intel_display.c | 34 +++++++++++++++
>> drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
>> drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>>   3 files changed, 63 insertions(+), 25 deletions(-)
>>
>> diff --git a/drivers/gpu/drm/i915/display/intel_display.c
>> b/drivers/gpu/drm/i915/display/intel_display.c
>> index c1a3a95c65f0..af4d54672d0d 100644
>> --- a/drivers/gpu/drm/i915/display/intel_display.c
>> +++ b/drivers/gpu/drm/i915/display/intel_display.c
>> @@ -8328,3 +8328,37 @@ bool intel_scanout_needs_vtd_wa(struct
>> intel_display *display)
>>
>>   	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);  }
>> +
>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
>> vscale,
>> +					 int chroma_downscaling_factor,
>> +					 int cdclk_prefill_adjustment,
>> +					 int linetime)
>> +{
>> +	int scaler_prefill_latency;
>> +
>> +	scaler_prefill_latency = 4 * linetime;
>> +	if (num_scaler_users > 1)
>> +		scaler_prefill_latency += DIV_ROUND_UP_ULL((4 * linetime *
>> hscale * vscale *
>> +
>> chroma_downscaling_factor), 1000000);
>> +
>> +	scaler_prefill_latency *= cdclk_prefill_adjustment;
>> +
>> +	return scaler_prefill_latency;
>> +}
>> +
>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
>> *vscale,
>> +				      int chroma_downscaling_factor,
>> +				      int cdclk_prefill_adjustment,
>> +				      int linetime)
>> +{
>> +	int dsc_prefill_latency;
>> +
>> +	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
>> +chroma_downscaling_factor, 10);
>> +
>> +	for (int i = 0; i < num_scaler_users; i++)
>> +		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency
>> * hscale[i] * vscale[i],
>> +						       1000000);
>> +	dsc_prefill_latency *= cdclk_prefill_adjustment;
>> +
>> +	return dsc_prefill_latency;
>> +}
>> diff --git a/drivers/gpu/drm/i915/display/intel_display.h
>> b/drivers/gpu/drm/i915/display/intel_display.h
>> index 37e2ab301a80..8d094b0a8c6b 100644
>> --- a/drivers/gpu/drm/i915/display/intel_display.h
>> +++ b/drivers/gpu/drm/i915/display/intel_display.h
>> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display,
>> enum port port);
>>
>>   bool intel_scanout_needs_vtd_wa(struct intel_display *display);  int
>> intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
>> vscale,
>> +					 int chroma_downscaling_factor,
>> +					 int cdclk_prefill_adjustment,
>> +					 int linetime);
>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
>> *vscale,
>> +				      int chroma_downscaling_factor,
>> +				      int cdclk_prefill_adjustment,
>> +				      int linetime);
>>
>>   #endif
>> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c
>> b/drivers/gpu/drm/i915/display/skl_watermark.c
>> index 97b42bbf5642..4474f987de06 100644
>> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
>> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
>> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct
>> intel_crtc_state *crtc_state)  static int  dsc_prefill_latency(const struct
>> intel_crtc_state *crtc_state, int linetime)  {
>> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
>>> scaler_state;
>> +	int chroma_downscaling_factor =
>> +skl_scaler_chroma_downscale_factor(crtc_state);
>>   	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
>> -	const struct intel_crtc_scaler_state *scaler_state =
>> -					&crtc_state->scaler_state;
>>   	int num_scaler_users = hweight32(scaler_state->scaler_users);
>> -	int chroma_downscaling_factor =
>> skl_scaler_chroma_downscale_factor(crtc_state);
>> +	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
>> +	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>>   	u32 dsc_prefill_latency = 0;
>>
>>   	if (!crtc_state->dsc.compression_enable || @@ -2191,18 +2192,16
>> @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>>   	    num_scaler_users > crtc->num_scalers)
>>   		return dsc_prefill_latency;
>>
>> -	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
>> chroma_downscaling_factor, 10);
>> -
>>   	for (int i = 0; i < num_scaler_users; i++) {
>> -		u64 hscale_k, vscale_k;
>> -
>> -		hscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[i].hscale, 1000) >> 16);
>> -		vscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[i].vscale, 1000) >> 16);
>> -		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency
>> * hscale_k * vscale_k,
>> -						       1000000);
>> +		hscale_k[i] = max(1000, mul_u32_u32(scaler_state-
>>> scalers[i].hscale, 1000) >> 16);
>> +		vscale_k[i] = max(1000, mul_u32_u32(scaler_state-
>>> scalers[i].vscale,
>> +1000) >> 16);
>>   	}
>>
>> -	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>> +	dsc_prefill_latency =
>> +		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k,
>> vscale_k,
>> +						  chroma_downscaling_factor,
>> +
>> cdclk_prefill_adjustment(crtc_state),
>> +						  linetime);
>>
>>   	return dsc_prefill_latency;
>>   }
>> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state
>> *crtc_state, int linetime)  static int  scaler_prefill_latency(const struct
>> intel_crtc_state *crtc_state, int linetime)  {
>> -	const struct intel_crtc_scaler_state *scaler_state =
>> -					&crtc_state->scaler_state;
>> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
>>> scaler_state;
>> +	int chroma_downscaling_factor =
>> +skl_scaler_chroma_downscale_factor(crtc_state);
>>   	int num_scaler_users = hweight32(scaler_state->scaler_users);
>> +	u64 hscale_k = 1000, vscale_k = 1000;
> This could be initialized to 0 ?
>
> As further going, you are already assigning to max 1000 when even 1 scaler is being used, also  intel_display_scaler_prefill_latency we are again redundantly check for number scaler presence
>
> this could be avoided if initialised to 0 and assigning to max when scaler users presence is found ?

Makes sense. Will change this in the next version.

Regards,

Ankit


>
> also in
>>   	int scaler_prefill_latency = 0;
>>
>>   	if (!num_scaler_users)
>>   		return scaler_prefill_latency;
>>
>> -	scaler_prefill_latency = 4 * linetime;
>> -
>>   	if (num_scaler_users > 1) {
>> -		u64 hscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[0].hscale, 1000) >> 16);
>> -		u64 vscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[0].vscale, 1000) >> 16);
>> -		int chroma_downscaling_factor =
>> skl_scaler_chroma_downscale_factor(crtc_state);
>> -		int latency;
>> -
>> -		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k *
>> vscale_k *
>> -					    chroma_downscaling_factor),
>> 1000000);
>> -		scaler_prefill_latency += latency;
>> +		hscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[0].hscale, 1000) >> 16);
>> +		vscale_k = max(1000, mul_u32_u32(scaler_state-
>>> scalers[0].vscale,
>> +1000) >> 16);
>>   	}
>>
>> -	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>> +	scaler_prefill_latency =
>> +		intel_display_scaler_prefill_latency(num_scaler_users,
>> hscale_k, vscale_k,
>> +
>> chroma_downscaling_factor,
>> +
>> cdclk_prefill_adjustment(crtc_state),
>> +						     linetime);
>>
>>   	return scaler_prefill_latency;
>>   }
>> --
>> 2.45.2

^ permalink raw reply	[flat|nested] 28+ messages in thread

* [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-18  7:31 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
@ 2025-08-18  7:31 ` Ankit Nautiyal
  2025-08-18 10:37   ` Golani, Mitulkumar Ajitkumar
  0 siblings, 1 reply; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-18  7:31 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

Currently dsc/scaler prefill latencies are handled during watermark
calculations. With the optimized guardband, we need to compute the
latencies to find the minimum guardband that works for most cases.
Extract the helpers to compute these latencies, so that they can be used
while computing vrr guardband.

While at it, put declarations in reverse xmas tree order for better
redability.

v2: Initialize {h,v}scale_k to 0, and simplify the check in
intel_display_scaler_prefill_latency(). (Mitul)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
 drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
 drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
 3 files changed, 62 insertions(+), 25 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index c1a3a95c65f0..62ec95a75154 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct intel_display *display)
 
 	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
 }
+
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime)
+{
+	int scaler_prefill_latency;
+
+	scaler_prefill_latency = 4 * linetime +
+				 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
+						   chroma_downscaling_factor), 1000000);
+
+	scaler_prefill_latency *= cdclk_prefill_adjustment;
+
+	return scaler_prefill_latency;
+}
+
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime)
+{
+	int dsc_prefill_latency;
+
+	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
+
+	for (int i = 0; i < num_scaler_users; i++)
+		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
+						       1000000);
+	dsc_prefill_latency *= cdclk_prefill_adjustment;
+
+	return dsc_prefill_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_display.h b/drivers/gpu/drm/i915/display/intel_display.h
index 37e2ab301a80..8d094b0a8c6b 100644
--- a/drivers/gpu/drm/i915/display/intel_display.h
+++ b/drivers/gpu/drm/i915/display/intel_display.h
@@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display, enum port port);
 
 bool intel_scanout_needs_vtd_wa(struct intel_display *display);
 int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime);
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime);
 
 #endif
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 97b42bbf5642..f0213785e9fc 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
 static int
 dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	    num_scaler_users > crtc->num_scalers)
 		return dsc_prefill_latency;
 
-	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
-
 	for (int i = 0; i < num_scaler_users; i++) {
-		u64 hscale_k, vscale_k;
-
-		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
-		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
-		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
-						       1000000);
+		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
+		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
 	}
 
-	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	dsc_prefill_latency =
+		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						  chroma_downscaling_factor,
+						  cdclk_prefill_adjustment(crtc_state),
+						  linetime);
 
 	return dsc_prefill_latency;
 }
@@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 static int
 scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k = 0, vscale_k = 0;
 	int scaler_prefill_latency = 0;
 
 	if (!num_scaler_users)
 		return scaler_prefill_latency;
 
-	scaler_prefill_latency = 4 * linetime;
-
 	if (num_scaler_users > 1) {
-		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
-		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-		int latency;
-
-		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-					    chroma_downscaling_factor), 1000000);
-		scaler_prefill_latency += latency;
+		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
+		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
 	}
 
-	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	scaler_prefill_latency =
+		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						     chroma_downscaling_factor,
+						     cdclk_prefill_adjustment(crtc_state),
+						     linetime);
 
 	return scaler_prefill_latency;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* RE: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-18  7:31 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
@ 2025-08-18 10:37   ` Golani, Mitulkumar Ajitkumar
  0 siblings, 0 replies; 28+ messages in thread
From: Golani, Mitulkumar Ajitkumar @ 2025-08-18 10:37 UTC (permalink / raw)
  To: Nautiyal, Ankit K, intel-gfx@lists.freedesktop.org,
	intel-xe@lists.freedesktop.org
  Cc: ville.syrjala@linux.intel.com, Nautiyal, Ankit K



> -----Original Message-----
> From: Intel-gfx <intel-gfx-bounces@lists.freedesktop.org> On Behalf Of Ankit
> Nautiyal
> Sent: 18 August 2025 13:01
> To: intel-gfx@lists.freedesktop.org; intel-xe@lists.freedesktop.org
> Cc: ville.syrjala@linux.intel.com; Nautiyal, Ankit K <ankit.k.nautiyal@intel.com>
> Subject: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill
> latencies
> 
> Currently dsc/scaler prefill latencies are handled during watermark calculations.
> With the optimized guardband, we need to compute the latencies to find the
> minimum guardband that works for most cases.
> Extract the helpers to compute these latencies, so that they can be used while
> computing vrr guardband.
> 
> While at it, put declarations in reverse xmas tree order for better redability.
> 
> v2: Initialize {h,v}scale_k to 0, and simplify the check in
> intel_display_scaler_prefill_latency(). (Mitul)
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
> drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
> drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>  3 files changed, 62 insertions(+), 25 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c
> b/drivers/gpu/drm/i915/display/intel_display.c
> index c1a3a95c65f0..62ec95a75154 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct
> intel_display *display)
> 
>  	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);  }
> +
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
> vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime)
> +{
> +	int scaler_prefill_latency;
> +
> +	scaler_prefill_latency = 4 * linetime +
> +				 DIV_ROUND_UP_ULL((4 * linetime * hscale *
> vscale *
> +						   chroma_downscaling_factor),
> 1000000);
> +
> +	scaler_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return scaler_prefill_latency;
> +}
> +
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
> *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime)
> +{
> +	int dsc_prefill_latency;
> +
> +	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
> +chroma_downscaling_factor, 10);
> +
> +	for (int i = 0; i < num_scaler_users; i++)
> +		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency *
> hscale[i] * vscale[i],
> +						       1000000);
> +	dsc_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return dsc_prefill_latency;
> +}
> diff --git a/drivers/gpu/drm/i915/display/intel_display.h
> b/drivers/gpu/drm/i915/display/intel_display.h
> index 37e2ab301a80..8d094b0a8c6b 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.h
> +++ b/drivers/gpu/drm/i915/display/intel_display.h
> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display,
> enum port port);
> 
>  bool intel_scanout_needs_vtd_wa(struct intel_display *display);  int
> intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64
> vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime);
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64
> *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime);
> 
>  #endif
> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c
> b/drivers/gpu/drm/i915/display/skl_watermark.c
> index 97b42bbf5642..f0213785e9fc 100644
> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct
> intel_crtc_state *crtc_state)  static int  dsc_prefill_latency(const struct
> intel_crtc_state *crtc_state, int linetime)  {
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
> >scaler_state;
> +	int chroma_downscaling_factor =
> +skl_scaler_chroma_downscale_factor(crtc_state);
>  	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> -	int chroma_downscaling_factor =
> skl_scaler_chroma_downscale_factor(crtc_state);
> +	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
> +	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>  	u32 dsc_prefill_latency = 0;
> 
>  	if (!crtc_state->dsc.compression_enable || @@ -2191,18 +2192,16
> @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  	    num_scaler_users > crtc->num_scalers)
>  		return dsc_prefill_latency;
> 
> -	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime *
> chroma_downscaling_factor, 10);
> -
>  	for (int i = 0; i < num_scaler_users; i++) {
> -		u64 hscale_k, vscale_k;
> -
> -		hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].hscale, 1000) >> 16);
> -		vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].vscale, 1000) >> 16);
> -		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency *
> hscale_k * vscale_k,
> -						       1000000);
> +		hscale_k[i] = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].hscale, 1000) >> 16);
> +		vscale_k[i] = max(1000, mul_u32_u32(scaler_state-
> >scalers[i].vscale,
> +1000) >> 16);
>  	}
> 
> -	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	dsc_prefill_latency =
> +		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k,
> vscale_k,
> +						  chroma_downscaling_factor,
> +
> cdclk_prefill_adjustment(crtc_state),
> +						  linetime);
> 
>  	return dsc_prefill_latency;
>  }
> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state
> *crtc_state, int linetime)  static int  scaler_prefill_latency(const struct
> intel_crtc_state *crtc_state, int linetime)  {
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state-
> >scaler_state;
> +	int chroma_downscaling_factor =
> +skl_scaler_chroma_downscale_factor(crtc_state);
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> +	u64 hscale_k = 0, vscale_k = 0;
>  	int scaler_prefill_latency = 0;
> 
>  	if (!num_scaler_users)
>  		return scaler_prefill_latency;
> 
> -	scaler_prefill_latency = 4 * linetime;
> -
>  	if (num_scaler_users > 1) {
> -		u64 hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].hscale, 1000) >> 16);
> -		u64 vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].vscale, 1000) >> 16);
> -		int chroma_downscaling_factor =
> skl_scaler_chroma_downscale_factor(crtc_state);
> -		int latency;
> -
> -		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k *
> vscale_k *
> -					    chroma_downscaling_factor),
> 1000000);
> -		scaler_prefill_latency += latency;
> +		hscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].hscale, 1000) >> 16);
> +		vscale_k = max(1000, mul_u32_u32(scaler_state-
> >scalers[0].vscale,
> +1000) >> 16);
>  	}
> 
> -	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	scaler_prefill_latency =
> +		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k,
> vscale_k,
> +						     chroma_downscaling_factor,
> +
> cdclk_prefill_adjustment(crtc_state),
> +						     linetime);

Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>

> 
>  	return scaler_prefill_latency;
>  }
> --
> 2.45.2


^ permalink raw reply	[flat|nested] 28+ messages in thread

* [PATCH 00/12] Optimize vrr.guardband and fix LRR
@ 2025-08-20  8:04 Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 01/12] drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling Ankit Nautiyal
                   ` (14 more replies)
  0 siblings, 15 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

Instead of setting vrr.guardband to vblank, use optimal guardband that
works for most of the cases. This will help in avoiding need of change
in guardband and fix the LRR feature that needs seamless switching to
a lower refresh rate.

First few patches fix/refactor and extract common functions required for
dsc/scaler prefill time computation. Later patches use these helpers to
compute an optimized guardband.

Also, for seamless_mn where vtotal is same but mode clock is changed to
seamlessly switch to lower rate, re-compute the vrr timings.

Few things that still need work:
-The timestamps corresponding with next start of vactive still need to be
fixed with the new scheme.
-Re-enabling CMRR

Rev2:
-Address comments from Mitul.
-Extract helpers for dsc/scaler prefill latencies.
-Fix downscaling factor for chroma subsampling.
-Use missing pkg C max latency.
-Fix guardband computation for seamless mn, always use vblank for
higher resolution.

Rev3:
-Drop patches for computing and storing PSR/Panel Replay wake times
latencies and use existing helpers to compute these in intel_alpm.c.
-Drop patch to change the Vmin as it was not required.

Rev4:
-Rebase
-Drop patch for checking bounds for scaler array access.
-Use a new flag for setting vrr timings for seamless drrs.

Rev5:
-Address comments from Mitul, Jani:
-Refactor few helpers for computing latencies.
-Rename the helper to check the guardband to intel_crtc_guardband_atomic_check()
-Refactor the helper intel_panel_highest_mode().

Rev6:
-Rebase
-Address review comments from Mitul.
-Improve documentation for and other minor fixes in Patch#12

Ankit Nautiyal (12):
  drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling
  drm/i915/skl_watermark: Pass linetime as argument to latency helpers
  drm/i915/skl_scaler: Introduce helper for chroma downscale factor
  drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  drm/i915/dp: Add SDP latency computation helper
  drm/i915/alpm: Add function to compute max link-wake latency
  drm/i915/vrr: Use vrr.sync_start for getting vtotal
  drm/i915/display: Add guardband check for feature latencies
  drm/i915/skl_watermark: Remove redundant latency checks from vblank
    validation
  drm/i915/vrr: Use static guardband to support seamless LRR switching
  drm/i915/panel: Refactor helper to get highest fixed mode
  drm/i915/vrr: Fix seamless_mn drrs for PTL

 drivers/gpu/drm/i915/display/intel_alpm.c     |  15 ++
 drivers/gpu/drm/i915/display/intel_alpm.h     |   2 +
 drivers/gpu/drm/i915/display/intel_display.c  | 178 ++++++++++++-
 drivers/gpu/drm/i915/display/intel_display.h  |   8 +
 .../drm/i915/display/intel_display_types.h    |   2 +
 drivers/gpu/drm/i915/display/intel_dp.c       |  63 ++++-
 drivers/gpu/drm/i915/display/intel_dp.h       |   2 +
 drivers/gpu/drm/i915/display/intel_panel.c    |  11 +-
 drivers/gpu/drm/i915/display/intel_panel.h    |   3 +-
 drivers/gpu/drm/i915/display/intel_vrr.c      | 243 ++++++++++++++++--
 drivers/gpu/drm/i915/display/intel_vrr.h      |   3 +-
 drivers/gpu/drm/i915/display/skl_scaler.c     |   5 +
 drivers/gpu/drm/i915/display/skl_scaler.h     |   3 +
 drivers/gpu/drm/i915/display/skl_watermark.c  |  89 +------
 drivers/gpu/drm/i915/display/skl_watermark.h  |   1 +
 15 files changed, 508 insertions(+), 120 deletions(-)

-- 
2.45.2


^ permalink raw reply	[flat|nested] 28+ messages in thread

* [PATCH 01/12] drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 02/12] drm/i915/skl_watermark: Pass linetime as argument to latency helpers Ankit Nautiyal
                   ` (13 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

The Bspec:70151, mentions Chroma subsampling is a 2x downscale
operation. This means that the downscale factor is 2 in each direction.
So correct the downscaling factor to 4.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/skl_watermark.c | 4 ++--
 1 file changed, 2 insertions(+), 2 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index def5150231a4..df586509a742 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2185,7 +2185,7 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state)
 				    crtc_state->hw.adjusted_mode.clock);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
 	int chroma_downscaling_factor =
-		crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 2 : 1;
+		crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2228,7 +2228,7 @@ scaler_prefill_latency(const struct intel_crtc_state *crtc_state)
 		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
 		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
 		int chroma_downscaling_factor =
-			crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 2 : 1;
+			crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
 		int latency;
 
 		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 02/12] drm/i915/skl_watermark: Pass linetime as argument to latency helpers
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 01/12] drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 03/12] drm/i915/skl_scaler: Introduce helper for chroma downscale factor Ankit Nautiyal
                   ` (12 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Refactor dsc_prefill_latency and scaler_prefill_latency to take
linetime as an explicit parameter instead of computing it internally.

This avoids redundant calculations and simplifies scanline conversion
logic in skl_is_vblank_too_short().

This change also facilitates future extraction of these helpers for use
cases where latencies are computed for an optimized guardband, based on the
highest resolution mode, rather than the current mode.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/skl_watermark.c | 18 ++++++++----------
 1 file changed, 8 insertions(+), 10 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index df586509a742..74ab10a04e83 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2176,13 +2176,11 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
 }
 
 static int
-dsc_prefill_latency(const struct intel_crtc_state *crtc_state)
+dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
 	const struct intel_crtc_scaler_state *scaler_state =
 					&crtc_state->scaler_state;
-	int linetime = DIV_ROUND_UP(1000 * crtc_state->hw.adjusted_mode.htotal,
-				    crtc_state->hw.adjusted_mode.clock);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
 	int chroma_downscaling_factor =
 		crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
@@ -2206,18 +2204,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state)
 
 	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
 
-	return intel_usecs_to_scanlines(&crtc_state->hw.adjusted_mode, dsc_prefill_latency);
+	return dsc_prefill_latency;
 }
 
 static int
-scaler_prefill_latency(const struct intel_crtc_state *crtc_state)
+scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
 	const struct intel_crtc_scaler_state *scaler_state =
 					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
 	int scaler_prefill_latency = 0;
-	int linetime = DIV_ROUND_UP(1000 * crtc_state->hw.adjusted_mode.htotal,
-				    crtc_state->hw.adjusted_mode.clock);
 
 	if (!num_scaler_users)
 		return scaler_prefill_latency;
@@ -2238,7 +2234,7 @@ scaler_prefill_latency(const struct intel_crtc_state *crtc_state)
 
 	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
 
-	return intel_usecs_to_scanlines(&crtc_state->hw.adjusted_mode, scaler_prefill_latency);
+	return scaler_prefill_latency;
 }
 
 static bool
@@ -2247,11 +2243,13 @@ skl_is_vblank_too_short(const struct intel_crtc_state *crtc_state,
 {
 	const struct drm_display_mode *adjusted_mode =
 		&crtc_state->hw.adjusted_mode;
+	int linetime = DIV_ROUND_UP(1000 * adjusted_mode->htotal,
+				    adjusted_mode->clock);
 
 	return crtc_state->framestart_delay +
 		intel_usecs_to_scanlines(adjusted_mode, latency) +
-		scaler_prefill_latency(crtc_state) +
-		dsc_prefill_latency(crtc_state) +
+		DIV_ROUND_UP(scaler_prefill_latency(crtc_state, linetime), linetime) +
+		DIV_ROUND_UP(dsc_prefill_latency(crtc_state, linetime), linetime) +
 		wm0_lines >
 		adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vblank_start;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 03/12] drm/i915/skl_scaler: Introduce helper for chroma downscale factor
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 01/12] drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 02/12] drm/i915/skl_watermark: Pass linetime as argument to latency helpers Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
                   ` (11 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

For 444 to 420 output format conversion, scaler uses 2x downscaling in
each direction. Introduce skl_scaler_chroma_downscale_factor() to
encapsulate the chroma subsampling adjustment used in scaler/dsc
pre-fill latency calculations.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/skl_scaler.c    | 5 +++++
 drivers/gpu/drm/i915/display/skl_scaler.h    | 3 +++
 drivers/gpu/drm/i915/display/skl_watermark.c | 7 +++----
 3 files changed, 11 insertions(+), 4 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/skl_scaler.c b/drivers/gpu/drm/i915/display/skl_scaler.c
index c6cccf170ff1..af2cbd54c32e 100644
--- a/drivers/gpu/drm/i915/display/skl_scaler.c
+++ b/drivers/gpu/drm/i915/display/skl_scaler.c
@@ -968,3 +968,8 @@ void adl_scaler_ecc_unmask(const struct intel_crtc_state *crtc_state)
 			  1);
 	intel_de_write(display, XELPD_DISPLAY_ERR_FATAL_MASK, 0);
 }
+
+int skl_scaler_chroma_downscale_factor(const struct intel_crtc_state *crtc_state)
+{
+	return crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
+}
diff --git a/drivers/gpu/drm/i915/display/skl_scaler.h b/drivers/gpu/drm/i915/display/skl_scaler.h
index 12a19016c5f6..257330d4c329 100644
--- a/drivers/gpu/drm/i915/display/skl_scaler.h
+++ b/drivers/gpu/drm/i915/display/skl_scaler.h
@@ -45,4 +45,7 @@ skl_scaler_mode_valid(struct intel_display *display,
 void adl_scaler_ecc_mask(const struct intel_crtc_state *crtc_state);
 
 void adl_scaler_ecc_unmask(const struct intel_crtc_state *crtc_state);
+
+int skl_scaler_chroma_downscale_factor(const struct intel_crtc_state *crtc_state);
+
 #endif
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 74ab10a04e83..97b42bbf5642 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -30,6 +30,7 @@
 #include "intel_plane.h"
 #include "intel_wm.h"
 #include "skl_universal_plane_regs.h"
+#include "skl_scaler.h"
 #include "skl_watermark.h"
 #include "skl_watermark_regs.h"
 
@@ -2182,8 +2183,7 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	const struct intel_crtc_scaler_state *scaler_state =
 					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	int chroma_downscaling_factor =
-		crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2223,8 +2223,7 @@ scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	if (num_scaler_users > 1) {
 		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
 		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-		int chroma_downscaling_factor =
-			crtc_state->output_format == INTEL_OUTPUT_FORMAT_YCBCR420 ? 4 : 1;
+		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 		int latency;
 
 		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (2 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 03/12] drm/i915/skl_scaler: Introduce helper for chroma downscale factor Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-22 11:23   ` Jani Nikula
  2025-08-20  8:04 ` [PATCH 05/12] drm/i915/dp: Add SDP latency computation helper Ankit Nautiyal
                   ` (10 subsequent siblings)
  14 siblings, 1 reply; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Currently dsc/scaler prefill latencies are handled during watermark
calculations. With the optimized guardband, we need to compute the
latencies to find the minimum guardband that works for most cases.
Extract the helpers to compute these latencies, so that they can be used
while computing vrr guardband.

While at it, put declarations in reverse xmas tree order for better
redability.

v2: Initialize {h,v}scale_k to 0, and simplify the check in
intel_display_scaler_prefill_latency(). (Mitul)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
 drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
 drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
 3 files changed, 62 insertions(+), 25 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index c1a3a95c65f0..62ec95a75154 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct intel_display *display)
 
 	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
 }
+
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime)
+{
+	int scaler_prefill_latency;
+
+	scaler_prefill_latency = 4 * linetime +
+				 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
+						   chroma_downscaling_factor), 1000000);
+
+	scaler_prefill_latency *= cdclk_prefill_adjustment;
+
+	return scaler_prefill_latency;
+}
+
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime)
+{
+	int dsc_prefill_latency;
+
+	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
+
+	for (int i = 0; i < num_scaler_users; i++)
+		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
+						       1000000);
+	dsc_prefill_latency *= cdclk_prefill_adjustment;
+
+	return dsc_prefill_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_display.h b/drivers/gpu/drm/i915/display/intel_display.h
index 37e2ab301a80..8d094b0a8c6b 100644
--- a/drivers/gpu/drm/i915/display/intel_display.h
+++ b/drivers/gpu/drm/i915/display/intel_display.h
@@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display, enum port port);
 
 bool intel_scanout_needs_vtd_wa(struct intel_display *display);
 int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
+int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
+					 int chroma_downscaling_factor,
+					 int cdclk_prefill_adjustment,
+					 int linetime);
+int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				      int chroma_downscaling_factor,
+				      int cdclk_prefill_adjustment,
+				      int linetime);
 
 #endif
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 97b42bbf5642..f0213785e9fc 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
 static int
 dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	    num_scaler_users > crtc->num_scalers)
 		return dsc_prefill_latency;
 
-	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
-
 	for (int i = 0; i < num_scaler_users; i++) {
-		u64 hscale_k, vscale_k;
-
-		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
-		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
-		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
-						       1000000);
+		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
+		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
 	}
 
-	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	dsc_prefill_latency =
+		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						  chroma_downscaling_factor,
+						  cdclk_prefill_adjustment(crtc_state),
+						  linetime);
 
 	return dsc_prefill_latency;
 }
@@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 static int
 scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k = 0, vscale_k = 0;
 	int scaler_prefill_latency = 0;
 
 	if (!num_scaler_users)
 		return scaler_prefill_latency;
 
-	scaler_prefill_latency = 4 * linetime;
-
 	if (num_scaler_users > 1) {
-		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
-		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-		int latency;
-
-		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-					    chroma_downscaling_factor), 1000000);
-		scaler_prefill_latency += latency;
+		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
+		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
 	}
 
-	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	scaler_prefill_latency =
+		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						     chroma_downscaling_factor,
+						     cdclk_prefill_adjustment(crtc_state),
+						     linetime);
 
 	return scaler_prefill_latency;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 05/12] drm/i915/dp: Add SDP latency computation helper
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (3 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 06/12] drm/i915/alpm: Add function to compute max link-wake latency Ankit Nautiyal
                   ` (9 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Add a helper to compute vblank time needed for transmitting specific
DisplayPort SDPs like PPS, GAMUT_METADATA, and VSC_EXT. Latency is
based on line count per packet type and current line time.

Used to ensure adequate vblank when features like DSC/HDR are enabled.

Bspec: 70151
Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_dp.c | 47 +++++++++++++++++++++++++
 drivers/gpu/drm/i915/display/intel_dp.h |  1 +
 2 files changed, 48 insertions(+)

diff --git a/drivers/gpu/drm/i915/display/intel_dp.c b/drivers/gpu/drm/i915/display/intel_dp.c
index 996edb8deded..4dc1ce383b8e 100644
--- a/drivers/gpu/drm/i915/display/intel_dp.c
+++ b/drivers/gpu/drm/i915/display/intel_dp.c
@@ -6842,3 +6842,50 @@ void intel_dp_mst_resume(struct intel_display *display)
 		}
 	}
 }
+
+static
+int intel_dp_get_sdp_latency(u32 type, int linetime_us)
+{
+	int lines;
+
+	switch (type) {
+	case DP_SDP_VSC_EXT_VESA:
+	case DP_SDP_VSC_EXT_CEA:
+		lines = 10;
+		break;
+	case HDMI_PACKET_TYPE_GAMUT_METADATA:
+		lines = 8;
+		break;
+	case DP_SDP_PPS:
+		lines = 6;
+		break;
+	default:
+		lines = 0;
+		break;
+	}
+
+	return lines * linetime_us;
+}
+
+int intel_dp_compute_sdp_latency(struct intel_crtc_state *crtc_state,
+				 bool assume_all_enabled)
+{
+	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
+	int sdp_latency = 0;
+	int linetime_us;
+
+	linetime_us = DIV_ROUND_UP(adjusted_mode->crtc_htotal * 1000,
+				   adjusted_mode->crtc_clock);
+	if (assume_all_enabled ||
+	    crtc_state->infoframes.enable &
+	    intel_hdmi_infoframe_enable(HDMI_PACKET_TYPE_GAMUT_METADATA))
+		sdp_latency = max(sdp_latency,
+				  intel_dp_get_sdp_latency(HDMI_PACKET_TYPE_GAMUT_METADATA,
+							   linetime_us));
+
+	if (assume_all_enabled || crtc_state->dsc.compression_enable)
+		sdp_latency = max(sdp_latency,
+				  intel_dp_get_sdp_latency(DP_SDP_PPS, linetime_us));
+
+	return sdp_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_dp.h b/drivers/gpu/drm/i915/display/intel_dp.h
index f90cfd1dbbd0..bfd1bd448672 100644
--- a/drivers/gpu/drm/i915/display/intel_dp.h
+++ b/drivers/gpu/drm/i915/display/intel_dp.h
@@ -215,5 +215,6 @@ int intel_dp_compute_min_hblank(struct intel_crtc_state *crtc_state,
 int intel_dp_dsc_bpp_step_x16(const struct intel_connector *connector);
 void intel_dp_dpcd_set_probe(struct intel_dp *intel_dp, bool force_on_external);
 bool intel_dp_in_hdr_mode(const struct drm_connector_state *conn_state);
+int intel_dp_compute_sdp_latency(struct intel_crtc_state *crtc_state, bool assume_all_enabled);
 
 #endif /* __INTEL_DP_H__ */
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 06/12] drm/i915/alpm: Add function to compute max link-wake latency
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (4 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 05/12] drm/i915/dp: Add SDP latency computation helper Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 07/12] drm/i915/vrr: Use vrr.sync_start for getting vtotal Ankit Nautiyal
                   ` (8 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Introduce a helper to compute the max link wake latency when using
Auxless/Aux wake mechanism for PSR/Panel Replay/LOBF features.

This will be used to compute the minimum guardband so that the link wake
latencies are accounted and these features work smoothly for higher
refresh rate panels.

Bspec: 70151, 71477
Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_alpm.c | 15 +++++++++++++++
 drivers/gpu/drm/i915/display/intel_alpm.h |  2 ++
 2 files changed, 17 insertions(+)

diff --git a/drivers/gpu/drm/i915/display/intel_alpm.c b/drivers/gpu/drm/i915/display/intel_alpm.c
index dfdde8e4eabe..42b4a0ceb53b 100644
--- a/drivers/gpu/drm/i915/display/intel_alpm.c
+++ b/drivers/gpu/drm/i915/display/intel_alpm.c
@@ -628,3 +628,18 @@ bool intel_alpm_get_error(struct intel_dp *intel_dp)
 
 	return false;
 }
+
+int intel_alpm_compute_max_link_wake_latency(struct intel_crtc_state *crtc_state,
+					     bool assume_all_enabled)
+{
+	int psr2_vblank_time = 0;
+	int auxless_wake_time = 0;
+
+	if (assume_all_enabled || crtc_state->has_sel_update)
+		psr2_vblank_time =  io_buffer_wake_time(crtc_state);
+
+	if (assume_all_enabled || crtc_state->has_panel_replay)
+		auxless_wake_time = _lnl_compute_aux_less_wake_time(crtc_state->port_clock);
+
+	return max(psr2_vblank_time, auxless_wake_time);
+}
diff --git a/drivers/gpu/drm/i915/display/intel_alpm.h b/drivers/gpu/drm/i915/display/intel_alpm.h
index a861c20b5d79..8f1db54eecf5 100644
--- a/drivers/gpu/drm/i915/display/intel_alpm.h
+++ b/drivers/gpu/drm/i915/display/intel_alpm.h
@@ -38,4 +38,6 @@ bool intel_alpm_is_alpm_aux_less(struct intel_dp *intel_dp,
 				 const struct intel_crtc_state *crtc_state);
 void intel_alpm_disable(struct intel_dp *intel_dp);
 bool intel_alpm_get_error(struct intel_dp *intel_dp);
+int intel_alpm_compute_max_link_wake_latency(struct intel_crtc_state *crtc_state,
+					     bool assume_all_enabled);
 #endif
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 07/12] drm/i915/vrr: Use vrr.sync_start for getting vtotal
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (5 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 06/12] drm/i915/alpm: Add function to compute max link-wake latency Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies Ankit Nautiyal
                   ` (7 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Currently, in intel_vrr_get_config() crtc_vtotal is computed from
vrr.vmin vtotal, since the VTOTAL.Vtotal bits are deprecated.
Since vmin is currently set to crtc_vtotal, this gives us the vtotal.
However, as we move to optimized guardband, vmin will be modified to set
to the minimum Vtotal for highest refresh rate supported.

Instead of depending on vmin, compute vtotal from crtc_vsync_start and
vrr.vsync_start. This works since vrr.vsync_start is measured from the
end of vblank, and crtc_vsync_start is measured from start of the
scanline. Together their sum is equal to the crtc_vtotal.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_vrr.c | 21 ++++++++++-----------
 1 file changed, 10 insertions(+), 11 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 3eed37f271b0..46a85720411f 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -735,17 +735,6 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
 						     TRANS_VRR_VMAX(display, cpu_transcoder)) + 1;
 		crtc_state->vrr.vmin = intel_de_read(display,
 						     TRANS_VRR_VMIN(display, cpu_transcoder)) + 1;
-
-		/*
-		 * For platforms that always use VRR Timing Generator, the VTOTAL.Vtotal
-		 * bits are not filled. Since for these platforms TRAN_VMIN is always
-		 * filled with crtc_vtotal, use TRAN_VRR_VMIN to get the vtotal for
-		 * adjusted_mode.
-		 */
-		if (intel_vrr_always_use_vrr_tg(display))
-			crtc_state->hw.adjusted_mode.crtc_vtotal =
-				intel_vrr_vmin_vtotal(crtc_state);
-
 		if (HAS_AS_SDP(display)) {
 			trans_vrr_vsync =
 				intel_de_read(display,
@@ -755,6 +744,16 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
 			crtc_state->vrr.vsync_end =
 				REG_FIELD_GET(VRR_VSYNC_END_MASK, trans_vrr_vsync);
 		}
+		/*
+		 * For platforms that always use VRR Timing Generator, the VTOTAL.Vtotal
+		 * bits are not filled. Since vrr.vsync_start is computed as:
+		 * crtc_vtotal - crtc_vsync_start, we can derive vtotal from
+		 * vrr.vsync_start and crtc_vsync_start.
+		 */
+		if (intel_vrr_always_use_vrr_tg(display))
+			crtc_state->hw.adjusted_mode.crtc_vtotal =
+				crtc_state->hw.adjusted_mode.crtc_vsync_start +
+				crtc_state->vrr.vsync_start;
 	}
 
 	vrr_enable = trans_vrr_ctl & VRR_CTL_VRR_ENABLE;
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (6 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 07/12] drm/i915/vrr: Use vrr.sync_start for getting vtotal Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-22 11:31   ` Jani Nikula
  2025-08-20  8:04 ` [PATCH 09/12] drm/i915/skl_watermark: Remove redundant latency checks from vblank validation Ankit Nautiyal
                   ` (6 subsequent siblings)
  14 siblings, 1 reply; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Add a check during atomic crtc check phase to ensure the programmed VRR
guardband is sufficient to cover latencies introduced by enabled features
such as DSC, PSR/PR, scalers, and DP SDPs.

Currently, the guardband is programmed to match the vblank length, so
existing checks in skl_is_vblank_too_short() are valid. However, upcoming
changes will optimize the guardband independently of vblank, making those
checks incorrect.

Introduce an explicit guardband check to prepare for future updates
that will remove checking against the vblank length and later program an
optimized guardband.

v2: Use new helper for PSR2/Panel Replay latency.

v3:
-Align the name of helper with intel_crtc_atomic_check and rename it to
intel_crtc_guardband_atomic_check(). (Jani)
-Simplify checks in the helper. (Mitul)
-Make a separate helper to compute wm0 prefill time. (Mitul)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c | 143 +++++++++++++++++++
 drivers/gpu/drm/i915/display/skl_watermark.c |   2 +-
 drivers/gpu/drm/i915/display/skl_watermark.h |   1 +
 3 files changed, 145 insertions(+), 1 deletion(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index 62ec95a75154..9138cd1d6284 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -4227,6 +4227,143 @@ static int hsw_compute_linetime_wm(struct intel_atomic_state *state,
 	return 0;
 }
 
+static int
+cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
+{
+	struct intel_display *display = to_intel_display(crtc_state);
+	struct intel_atomic_state *state =
+		to_intel_atomic_state(crtc_state->uapi.state);
+	const struct intel_cdclk_state *cdclk_state;
+
+	cdclk_state = intel_atomic_get_cdclk_state(state);
+	if (IS_ERR(cdclk_state)) {
+		drm_WARN_ON(display->drm, PTR_ERR(cdclk_state));
+		return 1;
+	}
+
+	return min(1, DIV_ROUND_UP(crtc_state->pixel_rate,
+				   2 * intel_cdclk_logical(cdclk_state)));
+}
+
+static int
+dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
+{
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
+	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u32 dsc_prefill_latency = 0;
+
+	if (!crtc_state->dsc.compression_enable ||
+	    !num_scaler_users ||
+	    num_scaler_users > crtc->num_scalers ||
+	    num_scaler_users > ARRAY_SIZE(scaler_state->scalers))
+		return dsc_prefill_latency;
+
+	for (int i = 0; i < num_scaler_users; i++) {
+		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
+		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
+	}
+
+	dsc_prefill_latency =
+		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						  chroma_downscaling_factor,
+						  cdclk_prefill_adjustment(crtc_state),
+						  linetime);
+
+	return dsc_prefill_latency;
+}
+
+static int
+scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
+{
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k = 0, vscale_k = 0;
+	int scaler_prefill_latency = 0;
+
+	if (!num_scaler_users)
+		return scaler_prefill_latency;
+
+	if (num_scaler_users > 1) {
+		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
+		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
+	}
+
+	scaler_prefill_latency =
+		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						     chroma_downscaling_factor,
+						     cdclk_prefill_adjustment(crtc_state),
+						     linetime);
+
+	return scaler_prefill_latency;
+}
+
+static int
+wm0_prefill_latency(int linetime_us, int max_wm0_lines)
+{
+	return 20 + linetime_us * max_wm0_lines;
+}
+
+static int intel_crtc_guardband_atomic_check(struct intel_crtc_state *crtc_state)
+{
+	struct intel_display *display = to_intel_display(crtc_state);
+	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
+	int dsc_prefill_time = 0;
+	int scaler_prefill_time;
+	int wm0_prefill_time;
+	int pkgc_max_latency;
+	int psr2_pr_latency;
+	int min_guardband;
+	int guardband_us;
+	int sagv_latency;
+	int linetime_us;
+	int sdp_latency;
+	int pm_delay;
+
+	if (!crtc_state->vrr.enable && !intel_vrr_always_use_vrr_tg(display))
+		return 0;
+
+	if (!adjusted_mode->crtc_clock)
+		return 0;
+
+	linetime_us = DIV_ROUND_UP(adjusted_mode->crtc_htotal * 1000,
+				   adjusted_mode->crtc_clock);
+
+	pkgc_max_latency = skl_watermark_max_latency(display, 1);
+	sagv_latency = display->sagv.block_time_us;
+
+	wm0_prefill_time = wm0_prefill_latency(linetime_us, skl_max_wm0_lines(crtc_state));
+
+	scaler_prefill_time = scaler_prefill_latency(crtc_state, linetime_us);
+
+	dsc_prefill_time = dsc_prefill_latency(crtc_state, linetime_us);
+
+	pm_delay = crtc_state->framestart_delay +
+		   max(sagv_latency, pkgc_max_latency) +
+		   wm0_prefill_time +
+		   scaler_prefill_time +
+		   dsc_prefill_time;
+
+	psr2_pr_latency = intel_alpm_compute_max_link_wake_latency(crtc_state, false);
+	sdp_latency = intel_dp_compute_sdp_latency(crtc_state, false);
+
+	guardband_us = max(sdp_latency, psr2_pr_latency);
+	guardband_us = max(guardband_us, pm_delay);
+	min_guardband = DIV_ROUND_UP(guardband_us, linetime_us);
+
+	if (crtc_state->vrr.guardband < min_guardband) {
+		drm_dbg_kms(display->drm, "vrr.guardband %d < min guardband %d\n",
+			    crtc_state->vrr.guardband, min_guardband);
+		return -EINVAL;
+	}
+
+	return 0;
+}
+
 static int intel_crtc_atomic_check(struct intel_atomic_state *state,
 				   struct intel_crtc *crtc)
 {
@@ -4289,6 +4426,12 @@ static int intel_crtc_atomic_check(struct intel_atomic_state *state,
 	if (ret)
 		return ret;
 
+	if (HAS_VRR(display) && intel_vrr_possible(crtc_state)) {
+		ret = intel_crtc_guardband_atomic_check(crtc_state);
+		if (ret)
+			return ret;
+	}
+
 	return 0;
 }
 
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index f0213785e9fc..6e9cdf5bc60b 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2249,7 +2249,7 @@ skl_is_vblank_too_short(const struct intel_crtc_state *crtc_state,
 		adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vblank_start;
 }
 
-static int skl_max_wm0_lines(const struct intel_crtc_state *crtc_state)
+int skl_max_wm0_lines(const struct intel_crtc_state *crtc_state)
 {
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
 	enum plane_id plane_id;
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.h b/drivers/gpu/drm/i915/display/skl_watermark.h
index 62790816f030..8706c2010ebe 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.h
+++ b/drivers/gpu/drm/i915/display/skl_watermark.h
@@ -78,6 +78,7 @@ void intel_dbuf_mbus_post_ddb_update(struct intel_atomic_state *state);
 void intel_program_dpkgc_latency(struct intel_atomic_state *state);
 
 bool intel_dbuf_pmdemand_needs_update(struct intel_atomic_state *state);
+int skl_max_wm0_lines(const struct intel_crtc_state *crtc_state);
 
 #endif /* __SKL_WATERMARK_H__ */
 
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 09/12] drm/i915/skl_watermark: Remove redundant latency checks from vblank validation
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (7 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 10/12] drm/i915/vrr: Use static guardband to support seamless LRR switching Ankit Nautiyal
                   ` (5 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Drop DSC and scaler prefill latency checks from skl_is_vblank_too_short().
These are now covered by the guardband validation added during the atomic
CRTC check phase.

This cleanup prepares for future changes where the guardband will be
optimized independently of vblank length, making vblank-based checks
obsolete.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/skl_watermark.c | 78 --------------------
 1 file changed, 78 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 6e9cdf5bc60b..7578e29f0e36 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -2158,93 +2158,15 @@ static int icl_build_plane_wm(struct intel_crtc_state *crtc_state,
 	return 0;
 }
 
-static int
-cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
-{
-	struct intel_display *display = to_intel_display(crtc_state);
-	struct intel_atomic_state *state =
-		to_intel_atomic_state(crtc_state->uapi.state);
-	const struct intel_cdclk_state *cdclk_state;
-
-	cdclk_state = intel_atomic_get_cdclk_state(state);
-	if (IS_ERR(cdclk_state)) {
-		drm_WARN_ON(display->drm, PTR_ERR(cdclk_state));
-		return 1;
-	}
-
-	return min(1, DIV_ROUND_UP(crtc_state->pixel_rate,
-				   2 * intel_cdclk_logical(cdclk_state)));
-}
-
-static int
-dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
-{
-	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
-	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
-	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
-	u32 dsc_prefill_latency = 0;
-
-	if (!crtc_state->dsc.compression_enable ||
-	    !num_scaler_users ||
-	    num_scaler_users > crtc->num_scalers)
-		return dsc_prefill_latency;
-
-	for (int i = 0; i < num_scaler_users; i++) {
-		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
-		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
-	}
-
-	dsc_prefill_latency =
-		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
-						  chroma_downscaling_factor,
-						  cdclk_prefill_adjustment(crtc_state),
-						  linetime);
-
-	return dsc_prefill_latency;
-}
-
-static int
-scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
-{
-	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	u64 hscale_k = 0, vscale_k = 0;
-	int scaler_prefill_latency = 0;
-
-	if (!num_scaler_users)
-		return scaler_prefill_latency;
-
-	if (num_scaler_users > 1) {
-		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
-		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-	}
-
-	scaler_prefill_latency =
-		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
-						     chroma_downscaling_factor,
-						     cdclk_prefill_adjustment(crtc_state),
-						     linetime);
-
-	return scaler_prefill_latency;
-}
-
 static bool
 skl_is_vblank_too_short(const struct intel_crtc_state *crtc_state,
 			int wm0_lines, int latency)
 {
 	const struct drm_display_mode *adjusted_mode =
 		&crtc_state->hw.adjusted_mode;
-	int linetime = DIV_ROUND_UP(1000 * adjusted_mode->htotal,
-				    adjusted_mode->clock);
 
 	return crtc_state->framestart_delay +
 		intel_usecs_to_scanlines(adjusted_mode, latency) +
-		DIV_ROUND_UP(scaler_prefill_latency(crtc_state, linetime), linetime) +
-		DIV_ROUND_UP(dsc_prefill_latency(crtc_state, linetime), linetime) +
 		wm0_lines >
 		adjusted_mode->crtc_vtotal - adjusted_mode->crtc_vblank_start;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 10/12] drm/i915/vrr: Use static guardband to support seamless LRR switching
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (8 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 09/12] drm/i915/skl_watermark: Remove redundant latency checks from vblank validation Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 11/12] drm/i915/panel: Refactor helper to get highest fixed mode Ankit Nautiyal
                   ` (4 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

In the current VRR implementation, vrr.vmin and vrr.guardband are set such
that they do not need to change when switching from fixed refresh rate to
variable refresh rate. Specifically, vrr.guardband is always set to match
the vblank length. This approach works for most cases, but not for LRR,
where the guardband would need to change while the VRR timing generator is
still active.

With the VRR TG always active, live updates to guardband are unsafe and not
recommended. To ensure hardware safety, guardband was moved out of the
!fastset block, meaning any change now requires a full modeset.
This breaks seamless LRR switching, which was previously supported.

Since the problem arises from guardband being matched to the vblank length,
solution is to use a minimal, sufficient static value, instead. So we use a
static guardband defined during mode-set that fits within the smallest
expected vblank and remains unchanged in case of features like LRR where
vtotal changes. To compute this minimum guardband we take into account
latencies/delays due to different features as mentioned in the Bspec.

v2:
-Use helpers for dsc/scaler prefill latencies. (Mitul)
-Account for pkgc latency and take max of pkgc and sagv latencies.
v3: Use new helper for PSR2/Panel Replay latency.

Bspec: 70151
Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_display.c |   2 +-
 drivers/gpu/drm/i915/display/intel_vrr.c     | 132 ++++++++++++++++++-
 drivers/gpu/drm/i915/display/intel_vrr.h     |   3 +-
 3 files changed, 133 insertions(+), 4 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
index 9138cd1d6284..17e674c06b18 100644
--- a/drivers/gpu/drm/i915/display/intel_display.c
+++ b/drivers/gpu/drm/i915/display/intel_display.c
@@ -4903,7 +4903,6 @@ intel_modeset_pipe_config_late(struct intel_atomic_state *state,
 	struct drm_connector *connector;
 	int i;
 
-	intel_vrr_compute_config_late(crtc_state);
 
 	for_each_new_connector_in_state(&state->base, connector,
 					conn_state, i) {
@@ -4915,6 +4914,7 @@ intel_modeset_pipe_config_late(struct intel_atomic_state *state,
 		    !encoder->compute_config_late)
 			continue;
 
+		intel_vrr_compute_config_late(crtc_state, conn_state);
 		ret = encoder->compute_config_late(encoder, crtc_state,
 						   conn_state);
 		if (ret)
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 46a85720411f..170f7bcdb8a8 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -6,12 +6,15 @@
 
 #include <drm/drm_print.h>
 
+#include "intel_alpm.h"
 #include "intel_de.h"
 #include "intel_display_regs.h"
 #include "intel_display_types.h"
 #include "intel_dp.h"
 #include "intel_vrr.h"
 #include "intel_vrr_regs.h"
+#include "skl_scaler.h"
+#include "skl_watermark.h"
 
 #define FIXED_POINT_PRECISION		100
 #define CMRR_PRECISION_TOLERANCE	10
@@ -413,15 +416,140 @@ intel_vrr_compute_config(struct intel_crtc_state *crtc_state,
 	}
 }
 
-void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state)
+static
+int scaler_prefill_latency(struct intel_crtc_state *crtc_state, int linetime_us)
+{
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k, vscale_k;
+	int cdclk_adjustment;
+	int num_scaler_users;
+
+	/*
+	 * Assuming:
+	 * Both scaler enabled.
+	 * scaler 1 downscaling factor as 2 x 2 (Horiz x Vert)
+	 * scaler 2 downscaling factor as 2 x 1 (Horiz x Vert)
+	 * Cdclk Adjustment : 1
+	 */
+	num_scaler_users = 2;
+	hscale_k = 2 * 1000;
+	vscale_k = 2 * 1000;
+	cdclk_adjustment = 1;
+
+	return intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						    chroma_downscaling_factor,
+						    cdclk_adjustment,
+						    linetime_us);
+}
+
+static
+int dsc_prefill_latency(struct intel_crtc_state *crtc_state, int linetime_us)
+{
+#define MAX_SCALERS 2
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k[MAX_SCALERS], vscale_k[MAX_SCALERS];
+	int cdclk_adjustment;
+	int num_scaler_users;
+
+	/*
+	 * Assuming:
+	 * Both scaler enabled.
+	 * scaler 1 downscaling factor as 2 x 2 (Horiz x Vert)
+	 * scaler 2 downscaling factor as 2 x 1 (Horiz x Vert)
+	 * Cdclk Adjustment : 1
+	 */
+	num_scaler_users = MAX_SCALERS;
+	hscale_k[0] = 2 * 1000;
+	vscale_k[0] = 2 * 1000;
+	hscale_k[1] = 2 * 1000;
+	vscale_k[1] = 1 * 1000;
+
+	cdclk_adjustment = 1;
+
+	return intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
+						 chroma_downscaling_factor,
+						 cdclk_adjustment,
+						 linetime_us);
+}
+
+static
+int intel_vrr_compute_guardband(struct intel_crtc_state *crtc_state,
+				struct intel_connector *connector)
+{
+	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
+	struct intel_display *display = to_intel_display(crtc_state);
+	int dsc_prefill_time = 0;
+	int psr2_pr_latency = 0;
+	int scaler_prefill_time;
+	int wm0_prefill_time;
+	int pkgc_max_latency;
+	int sagv_latency;
+	int sdp_latency = 0;
+	int guardband_us;
+	int linetime_us;
+	int guardband;
+	int pm_delay;
+
+	linetime_us = DIV_ROUND_UP(adjusted_mode->crtc_htotal * 1000,
+				   adjusted_mode->crtc_clock);
+
+	pkgc_max_latency = skl_watermark_max_latency(display, 1);
+	sagv_latency = display->sagv.block_time_us;
+
+	/* Assuming max wm0 lines = 4 */
+	wm0_prefill_time = 4 * linetime_us + 20;
+
+	scaler_prefill_time = scaler_prefill_latency(crtc_state, linetime_us);
+
+	if (crtc_state->dsc.compression_enable)
+		dsc_prefill_time = dsc_prefill_latency(crtc_state, linetime_us);
+
+	pm_delay = crtc_state->framestart_delay +
+		   max(sagv_latency, pkgc_max_latency) +
+		   wm0_prefill_time +
+		   scaler_prefill_time +
+		   dsc_prefill_time;
+
+	switch (connector->base.connector_type) {
+	case DRM_MODE_CONNECTOR_eDP:
+	case DRM_MODE_CONNECTOR_DisplayPort:
+		psr2_pr_latency = intel_alpm_compute_max_link_wake_latency(crtc_state, true);
+		sdp_latency = intel_dp_compute_sdp_latency(crtc_state, true);
+		break;
+	default:
+		break;
+	}
+
+	guardband_us = max(sdp_latency, psr2_pr_latency);
+	guardband_us = max(guardband_us, pm_delay);
+
+	guardband = DIV_ROUND_UP(guardband_us, linetime_us);
+
+	/* guardband cannot be more than the Vmax vblank */
+	guardband = min(guardband, crtc_state->vrr.vmax - adjusted_mode->crtc_vblank_start);
+
+	return guardband;
+}
+
+void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state,
+				   struct drm_connector_state *conn_state)
 {
 	struct intel_display *display = to_intel_display(crtc_state);
 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
+	struct intel_connector *connector =
+		to_intel_connector(conn_state->connector);
 
 	if (!intel_vrr_possible(crtc_state))
 		return;
 
-	if (DISPLAY_VER(display) >= 13) {
+	if (intel_vrr_always_use_vrr_tg(display)) {
+		crtc_state->vrr.guardband = intel_vrr_compute_guardband(crtc_state, connector);
+		if (crtc_state->uapi.vrr_enabled) {
+			crtc_state->vrr.vmin = crtc_state->vrr.guardband +
+					       adjusted_mode->crtc_vblank_start;
+			crtc_state->vrr.flipline = crtc_state->vrr.vmin;
+		}
+	} else if (DISPLAY_VER(display) >= 13) {
 		crtc_state->vrr.guardband =
 			crtc_state->vrr.vmin - adjusted_mode->crtc_vblank_start;
 	} else {
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
index 38bf9996b883..4b15c2838492 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.h
+++ b/drivers/gpu/drm/i915/display/intel_vrr.h
@@ -21,7 +21,8 @@ bool intel_vrr_possible(const struct intel_crtc_state *crtc_state);
 void intel_vrr_check_modeset(struct intel_atomic_state *state);
 void intel_vrr_compute_config(struct intel_crtc_state *crtc_state,
 			      struct drm_connector_state *conn_state);
-void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state);
+void intel_vrr_compute_config_late(struct intel_crtc_state *crtc_state,
+				   struct drm_connector_state *conn_state);
 void intel_vrr_set_transcoder_timings(const struct intel_crtc_state *crtc_state);
 void intel_vrr_enable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_send_push(struct intel_dsb *dsb,
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 11/12] drm/i915/panel: Refactor helper to get highest fixed mode
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (9 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 10/12] drm/i915/vrr: Use static guardband to support seamless LRR switching Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  8:04 ` [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL Ankit Nautiyal
                   ` (3 subsequent siblings)
  14 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Refactor intel_panel_highest_mode() to return the fixed mode with the
highest pixel clock, removing the fallback to the adjusted mode. This makes
the function semantics clearer and better suited for future use cases where
fallback is not desirable.

Update the caller in intel_dp_mode_clock() to handle the NULL case
explicitly by falling back to the adjusted mode's crtc_clock. This also
addresses the existing FIXME comment about ambiguity between clock and
crtc_clock, by using mode->clock for fixed modes and mode->crtc_clock for
adjusted modes.

v2: Avoid introducing a new function and refactor existing one instead.
(Jani).

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
---
 drivers/gpu/drm/i915/display/intel_dp.c    | 14 +++++++++-----
 drivers/gpu/drm/i915/display/intel_panel.c | 11 +++++------
 drivers/gpu/drm/i915/display/intel_panel.h |  3 +--
 3 files changed, 15 insertions(+), 13 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_dp.c b/drivers/gpu/drm/i915/display/intel_dp.c
index 4dc1ce383b8e..4c3a4b7c0abe 100644
--- a/drivers/gpu/drm/i915/display/intel_dp.c
+++ b/drivers/gpu/drm/i915/display/intel_dp.c
@@ -1759,11 +1759,15 @@ static int intel_dp_mode_clock(const struct intel_crtc_state *crtc_state,
 	struct intel_connector *connector = to_intel_connector(conn_state->connector);
 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
 
-	/* FIXME a bit of a mess wrt clock vs. crtc_clock */
-	if (has_seamless_m_n(connector))
-		return intel_panel_highest_mode(connector, adjusted_mode)->clock;
-	else
-		return adjusted_mode->crtc_clock;
+	if (has_seamless_m_n(connector)) {
+		const struct drm_display_mode *highest_mode;
+
+		highest_mode = intel_panel_highest_mode(connector);
+		if (highest_mode)
+			return highest_mode->clock;
+	}
+
+	return adjusted_mode->crtc_clock;
 }
 
 /* Optimize link config in order: max bpp, min clock, min lanes */
diff --git a/drivers/gpu/drm/i915/display/intel_panel.c b/drivers/gpu/drm/i915/display/intel_panel.c
index 2a20aaaaac39..ac0f04073ecb 100644
--- a/drivers/gpu/drm/i915/display/intel_panel.c
+++ b/drivers/gpu/drm/i915/display/intel_panel.c
@@ -144,18 +144,17 @@ intel_panel_downclock_mode(struct intel_connector *connector,
 }
 
 const struct drm_display_mode *
-intel_panel_highest_mode(struct intel_connector *connector,
-			 const struct drm_display_mode *adjusted_mode)
+intel_panel_highest_mode(struct intel_connector *connector)
 {
-	const struct drm_display_mode *fixed_mode, *best_mode = adjusted_mode;
+	const struct drm_display_mode *fixed_mode, *highest_mode = NULL;
 
 	/* pick the fixed_mode that has the highest clock */
 	list_for_each_entry(fixed_mode, &connector->panel.fixed_modes, head) {
-		if (fixed_mode->clock > best_mode->clock)
-			best_mode = fixed_mode;
+		if (!highest_mode || fixed_mode->clock > highest_mode->clock)
+			highest_mode = fixed_mode;
 	}
 
-	return best_mode;
+	return highest_mode;
 }
 
 int intel_panel_get_modes(struct intel_connector *connector)
diff --git a/drivers/gpu/drm/i915/display/intel_panel.h b/drivers/gpu/drm/i915/display/intel_panel.h
index 56a6412cf0fb..8a17600e46a3 100644
--- a/drivers/gpu/drm/i915/display/intel_panel.h
+++ b/drivers/gpu/drm/i915/display/intel_panel.h
@@ -37,8 +37,7 @@ const struct drm_display_mode *
 intel_panel_downclock_mode(struct intel_connector *connector,
 			   const struct drm_display_mode *adjusted_mode);
 const struct drm_display_mode *
-intel_panel_highest_mode(struct intel_connector *connector,
-			 const struct drm_display_mode *adjusted_mode);
+intel_panel_highest_mode(struct intel_connector *connector);
 int intel_panel_get_modes(struct intel_connector *connector);
 enum drrs_type intel_panel_drrs_type(struct intel_connector *connector);
 enum drm_mode_status
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (10 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 11/12] drm/i915/panel: Refactor helper to get highest fixed mode Ankit Nautiyal
@ 2025-08-20  8:04 ` Ankit Nautiyal
  2025-08-20  9:31   ` Golani, Mitulkumar Ajitkumar
  2025-08-20 10:21 ` ✓ CI.KUnit: success for Optimize vrr.guardband and fix LRR (rev6) Patchwork
                   ` (2 subsequent siblings)
  14 siblings, 1 reply; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-20  8:04 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal

With VRR timing generator always on, the fixed refresh rate is achieved
by setting vrr.flipline and vrr.vmax as the vtotal for the desired mode.

This creates a problem for seamless_mn drrs feature, where user can
seamlessly set a lower mode on the supporting panels. With VRR timing
generator, the vrr.flipline and vrr.vmax are set to vtotal, but that
corresponds to the higher mode.

To fix this, re-compute the vrr timings when seamless_mn drrs is in
picture. At the same time make sure that the vrr.guardband is set as
per the highest mode for such panels, so that switching between higher
to lower mode, does not change the vrr.guardband.

v2: Add a new member `use_highest_mode` to vrr struct to help set the
vrr timings for highest mode for the seamless_mn drrs case.
v3:
-Modify existing function to compute fixed refresh rate timings instead
of adding a new function. (Mitul)
-Tweak computation for scaling the vtotal and use DIV_ROUND_UP_ULL.
-Improve documentation.

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
---
 .../drm/i915/display/intel_display_types.h    |  2 +
 drivers/gpu/drm/i915/display/intel_dp.c       |  2 +-
 drivers/gpu/drm/i915/display/intel_dp.h       |  1 +
 drivers/gpu/drm/i915/display/intel_vrr.c      | 90 ++++++++++++++++++-
 4 files changed, 90 insertions(+), 5 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_display_types.h b/drivers/gpu/drm/i915/display/intel_display_types.h
index 0d945d1fedd6..0eb5bbd753b5 100644
--- a/drivers/gpu/drm/i915/display/intel_display_types.h
+++ b/drivers/gpu/drm/i915/display/intel_display_types.h
@@ -1318,6 +1318,8 @@ struct intel_crtc_state {
 		u8 pipeline_full;
 		u16 flipline, vmin, vmax, guardband;
 		u32 vsync_end, vsync_start;
+		/* Indicates VRR timing is scaled to highest mode for seamless M/N */
+		bool use_highest_mode;
 	} vrr;
 
 	/* Content Match Refresh Rate state */
diff --git a/drivers/gpu/drm/i915/display/intel_dp.c b/drivers/gpu/drm/i915/display/intel_dp.c
index 4c3a4b7c0abe..17a58f439954 100644
--- a/drivers/gpu/drm/i915/display/intel_dp.c
+++ b/drivers/gpu/drm/i915/display/intel_dp.c
@@ -1741,7 +1741,7 @@ static int intel_dp_max_bpp(struct intel_dp *intel_dp,
 	return bpp;
 }
 
-static bool has_seamless_m_n(struct intel_connector *connector)
+bool has_seamless_m_n(struct intel_connector *connector)
 {
 	struct intel_display *display = to_intel_display(connector);
 
diff --git a/drivers/gpu/drm/i915/display/intel_dp.h b/drivers/gpu/drm/i915/display/intel_dp.h
index bfd1bd448672..932f5504399e 100644
--- a/drivers/gpu/drm/i915/display/intel_dp.h
+++ b/drivers/gpu/drm/i915/display/intel_dp.h
@@ -216,5 +216,6 @@ int intel_dp_dsc_bpp_step_x16(const struct intel_connector *connector);
 void intel_dp_dpcd_set_probe(struct intel_dp *intel_dp, bool force_on_external);
 bool intel_dp_in_hdr_mode(const struct drm_connector_state *conn_state);
 int intel_dp_compute_sdp_latency(struct intel_crtc_state *crtc_state, bool assume_all_enabled);
+bool has_seamless_m_n(struct intel_connector *connector);
 
 #endif /* __INTEL_DP_H__ */
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 170f7bcdb8a8..2cae20a99399 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -11,6 +11,7 @@
 #include "intel_display_regs.h"
 #include "intel_display_types.h"
 #include "intel_dp.h"
+#include "intel_panel.h"
 #include "intel_vrr.h"
 #include "intel_vrr_regs.h"
 #include "skl_scaler.h"
@@ -299,6 +300,16 @@ void intel_vrr_set_fixed_rr_timings(const struct intel_crtc_state *crtc_state)
 	if (!intel_vrr_possible(crtc_state))
 		return;
 
+	if (crtc_state->vrr.use_highest_mode) {
+		intel_de_write(display, TRANS_VRR_VMIN(display, cpu_transcoder),
+			       crtc_state->vrr.vmin - 1);
+		intel_de_write(display, TRANS_VRR_VMAX(display, cpu_transcoder),
+			       crtc_state->vrr.vmax - 1);
+		intel_de_write(display, TRANS_VRR_FLIPLINE(display, cpu_transcoder),
+			       crtc_state->vrr.flipline - 1);
+		return;
+	}
+
 	intel_de_write(display, TRANS_VRR_VMIN(display, cpu_transcoder),
 		       intel_vrr_fixed_rr_vmin(crtc_state) - 1);
 	intel_de_write(display, TRANS_VRR_VMAX(display, cpu_transcoder),
@@ -307,15 +318,69 @@ void intel_vrr_set_fixed_rr_timings(const struct intel_crtc_state *crtc_state)
 		       intel_vrr_fixed_rr_flipline(crtc_state) - 1);
 }
 
+static bool needs_seamless_m_n_timings(struct intel_crtc_state *crtc_state,
+				       struct intel_connector *connector)
+{
+	if (!has_seamless_m_n(connector) || crtc_state->joiner_pipes)
+		return false;
+
+	return true;
+}
+
+static int intel_vrr_scale_vtotal_for_seamless_m_n(struct intel_crtc_state *crtc_state,
+						   struct intel_connector *connector)
+{
+	const struct drm_display_mode *highest_mode = intel_panel_highest_mode(connector);
+	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
+	int vtotal = adjusted_mode->crtc_vtotal;
+
+	/*
+	 * For panels with seamless_m_n drrs, the user can seamlessly switch to
+	 * a lower mode, which has a lower clock. This works with legacy timing
+	 * generator, but not with the VRR timing generator.
+	 *
+	 * The VRR timing generator requires flipline and vmax to be equal for
+	 * fixed refresh rate operation. The default fixed RR computation sets
+	 * these to the current mode's vtotal. However, when switching to a
+	 * lower clock mode, this would result in a higher refresh rate than
+	 * desired.
+	 *
+	 * To simulate the lower refresh rate correctly, we scale the vtotal
+	 * based on the ratio of the highest mode's clock to the current mode's
+	 * clock.
+	 *
+	 * When switching to a higher clock mode, the current vtotal already
+	 * results in the desired refresh rate, so no scaling is needed.
+	 *
+	 * So compute the scaled vtotal if required, and update vrr.vmin to
+	 * the scaled value. Also, set vrr.use_highest_mode to indicate that
+	 * VRR timings are based on the highest mode.
+	 */
+	if (highest_mode && adjusted_mode->crtc_clock < highest_mode->clock) {
+		vtotal = DIV_ROUND_UP_ULL(vtotal * highest_mode->clock,
+					  adjusted_mode->crtc_clock);
+		crtc_state->vrr.vmin = vtotal;
+		crtc_state->vrr.use_highest_mode = true;
+	}
+
+	return vtotal;
+}
+
 static
-void intel_vrr_compute_fixed_rr_timings(struct intel_crtc_state *crtc_state)
+void intel_vrr_compute_fixed_rr_timings(struct intel_crtc_state *crtc_state,
+					struct intel_connector *connector)
 {
+	int vtotal = crtc_state->hw.adjusted_mode.crtc_vtotal;
+
+	if (needs_seamless_m_n_timings(crtc_state, connector))
+		vtotal = intel_vrr_scale_vtotal_for_seamless_m_n(crtc_state, connector);
+
 	/*
 	 * For fixed rr,  vmin = vmax = flipline.
 	 * vmin is already set to crtc_vtotal set vmax and flipline the same.
 	 */
-	crtc_state->vrr.vmax = crtc_state->hw.adjusted_mode.crtc_vtotal;
-	crtc_state->vrr.flipline = crtc_state->hw.adjusted_mode.crtc_vtotal;
+	crtc_state->vrr.vmax = vtotal;
+	crtc_state->vrr.flipline = vtotal;
 }
 
 static
@@ -397,7 +462,7 @@ intel_vrr_compute_config(struct intel_crtc_state *crtc_state,
 	else if (is_cmrr_frac_required(crtc_state) && is_edp)
 		intel_vrr_compute_cmrr_timings(crtc_state);
 	else
-		intel_vrr_compute_fixed_rr_timings(crtc_state);
+		intel_vrr_compute_fixed_rr_timings(crtc_state, connector);
 
 	/*
 	 * flipline determines the min vblank length the hardware will
@@ -478,6 +543,7 @@ int intel_vrr_compute_guardband(struct intel_crtc_state *crtc_state,
 {
 	const struct drm_display_mode *adjusted_mode = &crtc_state->hw.adjusted_mode;
 	struct intel_display *display = to_intel_display(crtc_state);
+	const struct drm_display_mode *highest_mode;
 	int dsc_prefill_time = 0;
 	int psr2_pr_latency = 0;
 	int scaler_prefill_time;
@@ -490,6 +556,22 @@ int intel_vrr_compute_guardband(struct intel_crtc_state *crtc_state,
 	int guardband;
 	int pm_delay;
 
+	/*
+	 * For seamless m_n the clock is changed while other modeline
+	 * parameters are same. In that case the linetime_us will change,
+	 * causing the guardband to change, and the seamless switch to
+	 * lower mode would not take place.
+	 * To avoid this, take the highest mode where panel supports
+	 * seamless drrs and make guardband equal to the vblank length
+	 * for the highest mode.
+	 */
+	highest_mode = intel_panel_highest_mode(connector);
+	if (needs_seamless_m_n_timings(crtc_state, connector) && highest_mode) {
+		guardband = highest_mode->vtotal - highest_mode->vdisplay;
+
+		return guardband;
+	}
+
 	linetime_us = DIV_ROUND_UP(adjusted_mode->crtc_htotal * 1000,
 				   adjusted_mode->crtc_clock);
 
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* RE: [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL
  2025-08-20  8:04 ` [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL Ankit Nautiyal
@ 2025-08-20  9:31   ` Golani, Mitulkumar Ajitkumar
  0 siblings, 0 replies; 28+ messages in thread
From: Golani, Mitulkumar Ajitkumar @ 2025-08-20  9:31 UTC (permalink / raw)
  To: Nautiyal, Ankit K, intel-gfx@lists.freedesktop.org,
	intel-xe@lists.freedesktop.org
  Cc: ville.syrjala@linux.intel.com, Nautiyal, Ankit K



> -----Original Message-----
> From: Intel-gfx <intel-gfx-bounces@lists.freedesktop.org> On Behalf Of Ankit
> Nautiyal
> Sent: 20 August 2025 13:35
> To: intel-gfx@lists.freedesktop.org; intel-xe@lists.freedesktop.org
> Cc: ville.syrjala@linux.intel.com; Nautiyal, Ankit K
> <ankit.k.nautiyal@intel.com>
> Subject: [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL
> 
> With VRR timing generator always on, the fixed refresh rate is achieved by
> setting vrr.flipline and vrr.vmax as the vtotal for the desired mode.
> 
> This creates a problem for seamless_mn drrs feature, where user can
> seamlessly set a lower mode on the supporting panels. With VRR timing
> generator, the vrr.flipline and vrr.vmax are set to vtotal, but that corresponds
> to the higher mode.
> 
> To fix this, re-compute the vrr timings when seamless_mn drrs is in picture. At
> the same time make sure that the vrr.guardband is set as per the highest mode
> for such panels, so that switching between higher to lower mode, does not
> change the vrr.guardband.
> 
> v2: Add a new member `use_highest_mode` to vrr struct to help set the vrr
> timings for highest mode for the seamless_mn drrs case.
> v3:
> -Modify existing function to compute fixed refresh rate timings instead of
> adding a new function. (Mitul) -Tweak computation for scaling the vtotal and
> use DIV_ROUND_UP_ULL.
> -Improve documentation.
> 
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
>  .../drm/i915/display/intel_display_types.h    |  2 +
>  drivers/gpu/drm/i915/display/intel_dp.c       |  2 +-
>  drivers/gpu/drm/i915/display/intel_dp.h       |  1 +
>  drivers/gpu/drm/i915/display/intel_vrr.c      | 90 ++++++++++++++++++-
>  4 files changed, 90 insertions(+), 5 deletions(-)
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_display_types.h
> b/drivers/gpu/drm/i915/display/intel_display_types.h
> index 0d945d1fedd6..0eb5bbd753b5 100644
> --- a/drivers/gpu/drm/i915/display/intel_display_types.h
> +++ b/drivers/gpu/drm/i915/display/intel_display_types.h
> @@ -1318,6 +1318,8 @@ struct intel_crtc_state {
>  		u8 pipeline_full;
>  		u16 flipline, vmin, vmax, guardband;
>  		u32 vsync_end, vsync_start;
> +		/* Indicates VRR timing is scaled to highest mode for seamless
> M/N */
> +		bool use_highest_mode;
>  	} vrr;
> 
>  	/* Content Match Refresh Rate state */ diff --git
> a/drivers/gpu/drm/i915/display/intel_dp.c
> b/drivers/gpu/drm/i915/display/intel_dp.c
> index 4c3a4b7c0abe..17a58f439954 100644
> --- a/drivers/gpu/drm/i915/display/intel_dp.c
> +++ b/drivers/gpu/drm/i915/display/intel_dp.c
> @@ -1741,7 +1741,7 @@ static int intel_dp_max_bpp(struct intel_dp
> *intel_dp,
>  	return bpp;
>  }
> 
> -static bool has_seamless_m_n(struct intel_connector *connector)
> +bool has_seamless_m_n(struct intel_connector *connector)
>  {
>  	struct intel_display *display = to_intel_display(connector);
> 
> diff --git a/drivers/gpu/drm/i915/display/intel_dp.h
> b/drivers/gpu/drm/i915/display/intel_dp.h
> index bfd1bd448672..932f5504399e 100644
> --- a/drivers/gpu/drm/i915/display/intel_dp.h
> +++ b/drivers/gpu/drm/i915/display/intel_dp.h
> @@ -216,5 +216,6 @@ int intel_dp_dsc_bpp_step_x16(const struct
> intel_connector *connector);  void intel_dp_dpcd_set_probe(struct intel_dp
> *intel_dp, bool force_on_external);  bool intel_dp_in_hdr_mode(const struct
> drm_connector_state *conn_state);  int intel_dp_compute_sdp_latency(struct
> intel_crtc_state *crtc_state, bool assume_all_enabled);
> +bool has_seamless_m_n(struct intel_connector *connector);
> 
>  #endif /* __INTEL_DP_H__ */
> diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c
> b/drivers/gpu/drm/i915/display/intel_vrr.c
> index 170f7bcdb8a8..2cae20a99399 100644
> --- a/drivers/gpu/drm/i915/display/intel_vrr.c
> +++ b/drivers/gpu/drm/i915/display/intel_vrr.c
> @@ -11,6 +11,7 @@
>  #include "intel_display_regs.h"
>  #include "intel_display_types.h"
>  #include "intel_dp.h"
> +#include "intel_panel.h"
>  #include "intel_vrr.h"
>  #include "intel_vrr_regs.h"
>  #include "skl_scaler.h"
> @@ -299,6 +300,16 @@ void intel_vrr_set_fixed_rr_timings(const struct
> intel_crtc_state *crtc_state)
>  	if (!intel_vrr_possible(crtc_state))
>  		return;
> 
> +	if (crtc_state->vrr.use_highest_mode) {
> +		intel_de_write(display, TRANS_VRR_VMIN(display,
> cpu_transcoder),
> +			       crtc_state->vrr.vmin - 1);
> +		intel_de_write(display, TRANS_VRR_VMAX(display,
> cpu_transcoder),
> +			       crtc_state->vrr.vmax - 1);
> +		intel_de_write(display, TRANS_VRR_FLIPLINE(display,
> cpu_transcoder),
> +			       crtc_state->vrr.flipline - 1);
> +		return;
> +	}
> +
>  	intel_de_write(display, TRANS_VRR_VMIN(display, cpu_transcoder),
>  		       intel_vrr_fixed_rr_vmin(crtc_state) - 1);
>  	intel_de_write(display, TRANS_VRR_VMAX(display, cpu_transcoder),
> @@ -307,15 +318,69 @@ void intel_vrr_set_fixed_rr_timings(const struct
> intel_crtc_state *crtc_state)
>  		       intel_vrr_fixed_rr_flipline(crtc_state) - 1);  }
> 
> +static bool needs_seamless_m_n_timings(struct intel_crtc_state *crtc_state,
> +				       struct intel_connector *connector) {
> +	if (!has_seamless_m_n(connector) || crtc_state->joiner_pipes)
> +		return false;
> +
> +	return true;
> +}
> +
> +static int intel_vrr_scale_vtotal_for_seamless_m_n(struct intel_crtc_state
> *crtc_state,
> +						   struct intel_connector
> *connector) {
> +	const struct drm_display_mode *highest_mode =
> intel_panel_highest_mode(connector);
> +	const struct drm_display_mode *adjusted_mode = &crtc_state-
> >hw.adjusted_mode;
> +	int vtotal = adjusted_mode->crtc_vtotal;
> +
> +	/*
> +	 * For panels with seamless_m_n drrs, the user can seamlessly switch
> to
> +	 * a lower mode, which has a lower clock. This works with legacy
> timing
> +	 * generator, but not with the VRR timing generator.
> +	 *
> +	 * The VRR timing generator requires flipline and vmax to be equal for
> +	 * fixed refresh rate operation. The default fixed RR computation sets
> +	 * these to the current mode's vtotal. However, when switching to a
> +	 * lower clock mode, this would result in a higher refresh rate than
> +	 * desired.
> +	 *
> +	 * To simulate the lower refresh rate correctly, we scale the vtotal
> +	 * based on the ratio of the highest mode's clock to the current mode's
> +	 * clock.
> +	 *
> +	 * When switching to a higher clock mode, the current vtotal already
> +	 * results in the desired refresh rate, so no scaling is needed.
> +	 *
> +	 * So compute the scaled vtotal if required, and update vrr.vmin to
> +	 * the scaled value. Also, set vrr.use_highest_mode to indicate that
> +	 * VRR timings are based on the highest mode.
> +	 */
> +	if (highest_mode && adjusted_mode->crtc_clock < highest_mode-
> >clock) {
> +		vtotal = DIV_ROUND_UP_ULL(vtotal * highest_mode->clock,
> +					  adjusted_mode->crtc_clock);
> +		crtc_state->vrr.vmin = vtotal;
> +		crtc_state->vrr.use_highest_mode = true;
> +	}
> +
> +	return vtotal;
> +}
> +
>  static
> -void intel_vrr_compute_fixed_rr_timings(struct intel_crtc_state *crtc_state)
> +void intel_vrr_compute_fixed_rr_timings(struct intel_crtc_state *crtc_state,
> +					struct intel_connector *connector)
>  {
> +	int vtotal = crtc_state->hw.adjusted_mode.crtc_vtotal;
> +
> +	if (needs_seamless_m_n_timings(crtc_state, connector))
> +		vtotal = intel_vrr_scale_vtotal_for_seamless_m_n(crtc_state,
> +connector);
> +
>  	/*
>  	 * For fixed rr,  vmin = vmax = flipline.
>  	 * vmin is already set to crtc_vtotal set vmax and flipline the same.
>  	 */
> -	crtc_state->vrr.vmax = crtc_state->hw.adjusted_mode.crtc_vtotal;
> -	crtc_state->vrr.flipline = crtc_state->hw.adjusted_mode.crtc_vtotal;
> +	crtc_state->vrr.vmax = vtotal;
> +	crtc_state->vrr.flipline = vtotal;
>  }
> 
>  static
> @@ -397,7 +462,7 @@ intel_vrr_compute_config(struct intel_crtc_state
> *crtc_state,
>  	else if (is_cmrr_frac_required(crtc_state) && is_edp)
>  		intel_vrr_compute_cmrr_timings(crtc_state);
>  	else
> -		intel_vrr_compute_fixed_rr_timings(crtc_state);
> +		intel_vrr_compute_fixed_rr_timings(crtc_state, connector);
> 
>  	/*
>  	 * flipline determines the min vblank length the hardware will @@ -
> 478,6 +543,7 @@ int intel_vrr_compute_guardband(struct intel_crtc_state
> *crtc_state,  {
>  	const struct drm_display_mode *adjusted_mode = &crtc_state-
> >hw.adjusted_mode;
>  	struct intel_display *display = to_intel_display(crtc_state);
> +	const struct drm_display_mode *highest_mode;
>  	int dsc_prefill_time = 0;
>  	int psr2_pr_latency = 0;
>  	int scaler_prefill_time;
> @@ -490,6 +556,22 @@ int intel_vrr_compute_guardband(struct
> intel_crtc_state *crtc_state,
>  	int guardband;
>  	int pm_delay;
> 
> +	/*
> +	 * For seamless m_n the clock is changed while other modeline
> +	 * parameters are same. In that case the linetime_us will change,
> +	 * causing the guardband to change, and the seamless switch to
> +	 * lower mode would not take place.
> +	 * To avoid this, take the highest mode where panel supports
> +	 * seamless drrs and make guardband equal to the vblank length
> +	 * for the highest mode.
> +	 */
> +	highest_mode = intel_panel_highest_mode(connector);
> +	if (needs_seamless_m_n_timings(crtc_state, connector) &&
> highest_mode) {
> +		guardband = highest_mode->vtotal - highest_mode->vdisplay;
> +
> +		return guardband;
> +	}
> +

Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>

>  	linetime_us = DIV_ROUND_UP(adjusted_mode->crtc_htotal * 1000,
>  				   adjusted_mode->crtc_clock);
> 
> --
> 2.45.2


^ permalink raw reply	[flat|nested] 28+ messages in thread

* ✓ CI.KUnit: success for Optimize vrr.guardband and fix LRR (rev6)
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (11 preceding siblings ...)
  2025-08-20  8:04 ` [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL Ankit Nautiyal
@ 2025-08-20 10:21 ` Patchwork
  2025-08-20 11:28 ` ✓ Xe.CI.BAT: " Patchwork
  2025-08-21  6:40 ` ✓ Xe.CI.Full: " Patchwork
  14 siblings, 0 replies; 28+ messages in thread
From: Patchwork @ 2025-08-20 10:21 UTC (permalink / raw)
  To: Nautiyal, Ankit K; +Cc: intel-xe

== Series Details ==

Series: Optimize vrr.guardband and fix LRR (rev6)
URL   : https://patchwork.freedesktop.org/series/151244/
State : success

== Summary ==

+ trap cleanup EXIT
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/xe/.kunitconfig
[10:20:39] Configuring KUnit Kernel ...
Generating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:20:43] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:21:12] Starting KUnit Kernel (1/1)...
[10:21:12] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:21:12] ================== guc_buf (11 subtests) ===================
[10:21:12] [PASSED] test_smallest
[10:21:12] [PASSED] test_largest
[10:21:12] [PASSED] test_granular
[10:21:12] [PASSED] test_unique
[10:21:12] [PASSED] test_overlap
[10:21:12] [PASSED] test_reusable
[10:21:12] [PASSED] test_too_big
[10:21:12] [PASSED] test_flush
[10:21:12] [PASSED] test_lookup
[10:21:12] [PASSED] test_data
[10:21:12] [PASSED] test_class
[10:21:12] ===================== [PASSED] guc_buf =====================
[10:21:12] =================== guc_dbm (7 subtests) ===================
[10:21:12] [PASSED] test_empty
[10:21:12] [PASSED] test_default
[10:21:12] ======================== test_size  ========================
[10:21:12] [PASSED] 4
[10:21:12] [PASSED] 8
[10:21:12] [PASSED] 32
[10:21:12] [PASSED] 256
[10:21:12] ==================== [PASSED] test_size ====================
[10:21:12] ======================= test_reuse  ========================
[10:21:12] [PASSED] 4
[10:21:12] [PASSED] 8
[10:21:12] [PASSED] 32
[10:21:12] [PASSED] 256
[10:21:12] =================== [PASSED] test_reuse ====================
[10:21:12] =================== test_range_overlap  ====================
[10:21:12] [PASSED] 4
[10:21:12] [PASSED] 8
[10:21:12] [PASSED] 32
[10:21:12] [PASSED] 256
[10:21:12] =============== [PASSED] test_range_overlap ================
[10:21:12] =================== test_range_compact  ====================
[10:21:12] [PASSED] 4
[10:21:12] [PASSED] 8
[10:21:12] [PASSED] 32
[10:21:12] [PASSED] 256
[10:21:12] =============== [PASSED] test_range_compact ================
[10:21:12] ==================== test_range_spare  =====================
[10:21:12] [PASSED] 4
[10:21:12] [PASSED] 8
[10:21:12] [PASSED] 32
[10:21:12] [PASSED] 256
[10:21:12] ================ [PASSED] test_range_spare =================
[10:21:12] ===================== [PASSED] guc_dbm =====================
[10:21:12] =================== guc_idm (6 subtests) ===================
[10:21:12] [PASSED] bad_init
[10:21:12] [PASSED] no_init
[10:21:12] [PASSED] init_fini
[10:21:12] [PASSED] check_used
[10:21:12] [PASSED] check_quota
[10:21:12] [PASSED] check_all
[10:21:12] ===================== [PASSED] guc_idm =====================
[10:21:12] ================== no_relay (3 subtests) ===================
[10:21:12] [PASSED] xe_drops_guc2pf_if_not_ready
[10:21:12] [PASSED] xe_drops_guc2vf_if_not_ready
[10:21:12] [PASSED] xe_rejects_send_if_not_ready
[10:21:12] ==================== [PASSED] no_relay =====================
[10:21:12] ================== pf_relay (14 subtests) ==================
[10:21:12] [PASSED] pf_rejects_guc2pf_too_short
[10:21:12] [PASSED] pf_rejects_guc2pf_too_long
[10:21:12] [PASSED] pf_rejects_guc2pf_no_payload
[10:21:12] [PASSED] pf_fails_no_payload
[10:21:12] [PASSED] pf_fails_bad_origin
[10:21:12] [PASSED] pf_fails_bad_type
[10:21:12] [PASSED] pf_txn_reports_error
[10:21:12] [PASSED] pf_txn_sends_pf2guc
[10:21:12] [PASSED] pf_sends_pf2guc
[10:21:12] [SKIPPED] pf_loopback_nop
[10:21:12] [SKIPPED] pf_loopback_echo
[10:21:12] [SKIPPED] pf_loopback_fail
[10:21:12] [SKIPPED] pf_loopback_busy
[10:21:12] [SKIPPED] pf_loopback_retry
[10:21:12] ==================== [PASSED] pf_relay =====================
[10:21:12] ================== vf_relay (3 subtests) ===================
[10:21:12] [PASSED] vf_rejects_guc2vf_too_short
[10:21:12] [PASSED] vf_rejects_guc2vf_too_long
[10:21:12] [PASSED] vf_rejects_guc2vf_no_payload
[10:21:12] ==================== [PASSED] vf_relay =====================
[10:21:12] ===================== lmtt (1 subtest) =====================
[10:21:12] ======================== test_ops  =========================
[10:21:12] [PASSED] 2-level
[10:21:12] [PASSED] multi-level
[10:21:12] ==================== [PASSED] test_ops =====================
[10:21:12] ====================== [PASSED] lmtt =======================
[10:21:12] ================= pf_service (11 subtests) =================
[10:21:12] [PASSED] pf_negotiate_any
[10:21:12] [PASSED] pf_negotiate_base_match
[10:21:12] [PASSED] pf_negotiate_base_newer
[10:21:12] [PASSED] pf_negotiate_base_next
[10:21:12] [SKIPPED] pf_negotiate_base_older
[10:21:12] [PASSED] pf_negotiate_base_prev
[10:21:12] [PASSED] pf_negotiate_latest_match
[10:21:12] [PASSED] pf_negotiate_latest_newer
[10:21:12] [PASSED] pf_negotiate_latest_next
[10:21:12] [SKIPPED] pf_negotiate_latest_older
[10:21:12] [SKIPPED] pf_negotiate_latest_prev
[10:21:12] =================== [PASSED] pf_service ====================
[10:21:12] =================== xe_mocs (2 subtests) ===================
[10:21:12] ================ xe_live_mocs_kernel_kunit  ================
[10:21:12] =========== [SKIPPED] xe_live_mocs_kernel_kunit ============
[10:21:12] ================ xe_live_mocs_reset_kunit  =================
[10:21:12] ============ [SKIPPED] xe_live_mocs_reset_kunit ============
[10:21:12] ==================== [SKIPPED] xe_mocs =====================
[10:21:12] ================= xe_migrate (2 subtests) ==================
[10:21:12] ================= xe_migrate_sanity_kunit  =================
[10:21:12] ============ [SKIPPED] xe_migrate_sanity_kunit =============
[10:21:12] ================== xe_validate_ccs_kunit  ==================
[10:21:12] ============= [SKIPPED] xe_validate_ccs_kunit ==============
[10:21:12] =================== [SKIPPED] xe_migrate ===================
[10:21:12] ================== xe_dma_buf (1 subtest) ==================
[10:21:12] ==================== xe_dma_buf_kunit  =====================
[10:21:12] ================ [SKIPPED] xe_dma_buf_kunit ================
[10:21:12] =================== [SKIPPED] xe_dma_buf ===================
[10:21:12] ================= xe_bo_shrink (1 subtest) =================
[10:21:12] =================== xe_bo_shrink_kunit  ====================
[10:21:12] =============== [SKIPPED] xe_bo_shrink_kunit ===============
[10:21:12] ================== [SKIPPED] xe_bo_shrink ==================
[10:21:12] ==================== xe_bo (2 subtests) ====================
[10:21:12] ================== xe_ccs_migrate_kunit  ===================
[10:21:12] ============== [SKIPPED] xe_ccs_migrate_kunit ==============
[10:21:12] ==================== xe_bo_evict_kunit  ====================
[10:21:12] =============== [SKIPPED] xe_bo_evict_kunit ================
[10:21:12] ===================== [SKIPPED] xe_bo ======================
[10:21:12] ==================== args (11 subtests) ====================
[10:21:12] [PASSED] count_args_test
[10:21:12] [PASSED] call_args_example
[10:21:12] [PASSED] call_args_test
[10:21:12] [PASSED] drop_first_arg_example
[10:21:12] [PASSED] drop_first_arg_test
[10:21:12] [PASSED] first_arg_example
[10:21:12] [PASSED] first_arg_test
[10:21:12] [PASSED] last_arg_example
[10:21:12] [PASSED] last_arg_test
[10:21:12] [PASSED] pick_arg_example
[10:21:12] [PASSED] sep_comma_example
[10:21:12] ====================== [PASSED] args =======================
[10:21:12] =================== xe_pci (3 subtests) ====================
[10:21:12] ==================== check_graphics_ip  ====================
[10:21:12] [PASSED] 12.70 Xe_LPG
[10:21:12] [PASSED] 12.71 Xe_LPG
[10:21:12] [PASSED] 12.74 Xe_LPG+
[10:21:12] [PASSED] 20.01 Xe2_HPG
[10:21:12] [PASSED] 20.02 Xe2_HPG
[10:21:12] [PASSED] 20.04 Xe2_LPG
[10:21:12] [PASSED] 30.00 Xe3_LPG
[10:21:12] [PASSED] 30.01 Xe3_LPG
[10:21:12] [PASSED] 30.03 Xe3_LPG
[10:21:12] ================ [PASSED] check_graphics_ip ================
[10:21:12] ===================== check_media_ip  ======================
[10:21:12] [PASSED] 13.00 Xe_LPM+
[10:21:12] [PASSED] 13.01 Xe2_HPM
[10:21:12] [PASSED] 20.00 Xe2_LPM
[10:21:12] [PASSED] 30.00 Xe3_LPM
[10:21:12] [PASSED] 30.02 Xe3_LPM
[10:21:12] ================= [PASSED] check_media_ip ==================
[10:21:12] ================= check_platform_gt_count  =================
[10:21:12] [PASSED] 0x9A60 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A68 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A70 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A40 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A49 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A59 (TIGERLAKE)
[10:21:12] [PASSED] 0x9A78 (TIGERLAKE)
[10:21:12] [PASSED] 0x9AC0 (TIGERLAKE)
[10:21:12] [PASSED] 0x9AC9 (TIGERLAKE)
[10:21:12] [PASSED] 0x9AD9 (TIGERLAKE)
[10:21:12] [PASSED] 0x9AF8 (TIGERLAKE)
[10:21:12] [PASSED] 0x4C80 (ROCKETLAKE)
[10:21:12] [PASSED] 0x4C8A (ROCKETLAKE)
[10:21:12] [PASSED] 0x4C8B (ROCKETLAKE)
[10:21:12] [PASSED] 0x4C8C (ROCKETLAKE)
[10:21:12] [PASSED] 0x4C90 (ROCKETLAKE)
[10:21:12] [PASSED] 0x4C9A (ROCKETLAKE)
[10:21:12] [PASSED] 0x4680 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4682 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4688 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x468A (ALDERLAKE_S)
[10:21:12] [PASSED] 0x468B (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4690 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4692 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4693 (ALDERLAKE_S)
[10:21:12] [PASSED] 0x46A0 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46A1 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46A2 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46A3 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46A6 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46A8 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46AA (ALDERLAKE_P)
[10:21:12] [PASSED] 0x462A (ALDERLAKE_P)
[10:21:12] [PASSED] 0x4626 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x4628 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46B0 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46B1 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46B2 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46B3 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46C0 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46C1 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46C2 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46C3 (ALDERLAKE_P)
[10:21:12] [PASSED] 0x46D0 (ALDERLAKE_N)
[10:21:12] [PASSED] 0x46D1 (ALDERLAKE_N)
[10:21:12] [PASSED] 0x46D2 (ALDERLAKE_N)
[10:21:12] [PASSED] 0x46D3 (ALDERLAKE_N)
[10:21:12] [PASSED] 0x46D4 (ALDERLAKE_N)
[10:21:12] [PASSED] 0xA721 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7A1 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7A9 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7AC (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7AD (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA720 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7A0 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7A8 (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7AA (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA7AB (ALDERLAKE_P)
[10:21:12] [PASSED] 0xA780 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA781 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA782 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA783 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA788 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA789 (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA78A (ALDERLAKE_S)
[10:21:12] [PASSED] 0xA78B (ALDERLAKE_S)
[10:21:12] [PASSED] 0x4905 (DG1)
[10:21:12] [PASSED] 0x4906 (DG1)
[10:21:12] [PASSED] 0x4907 (DG1)
[10:21:12] [PASSED] 0x4908 (DG1)
[10:21:12] [PASSED] 0x4909 (DG1)
[10:21:12] [PASSED] 0x56C0 (DG2)
[10:21:12] [PASSED] 0x56C2 (DG2)
[10:21:12] [PASSED] 0x56C1 (DG2)
[10:21:12] [PASSED] 0x7D51 (METEORLAKE)
[10:21:12] [PASSED] 0x7DD1 (METEORLAKE)
[10:21:12] [PASSED] 0x7D41 (METEORLAKE)
[10:21:12] [PASSED] 0x7D67 (METEORLAKE)
[10:21:12] [PASSED] 0xB640 (METEORLAKE)
[10:21:12] [PASSED] 0x56A0 (DG2)
[10:21:12] [PASSED] 0x56A1 (DG2)
[10:21:12] [PASSED] 0x56A2 (DG2)
[10:21:12] [PASSED] 0x56BE (DG2)
[10:21:12] [PASSED] 0x56BF (DG2)
[10:21:12] [PASSED] 0x5690 (DG2)
[10:21:12] [PASSED] 0x5691 (DG2)
[10:21:12] [PASSED] 0x5692 (DG2)
[10:21:12] [PASSED] 0x56A5 (DG2)
[10:21:12] [PASSED] 0x56A6 (DG2)
[10:21:12] [PASSED] 0x56B0 (DG2)
[10:21:12] [PASSED] 0x56B1 (DG2)
[10:21:12] [PASSED] 0x56BA (DG2)
[10:21:12] [PASSED] 0x56BB (DG2)
[10:21:12] [PASSED] 0x56BC (DG2)
[10:21:12] [PASSED] 0x56BD (DG2)
[10:21:12] [PASSED] 0x5693 (DG2)
[10:21:12] [PASSED] 0x5694 (DG2)
[10:21:12] [PASSED] 0x5695 (DG2)
[10:21:12] [PASSED] 0x56A3 (DG2)
[10:21:12] [PASSED] 0x56A4 (DG2)
[10:21:12] [PASSED] 0x56B2 (DG2)
[10:21:12] [PASSED] 0x56B3 (DG2)
[10:21:12] [PASSED] 0x5696 (DG2)
[10:21:12] [PASSED] 0x5697 (DG2)
[10:21:12] [PASSED] 0xB69 (PVC)
[10:21:12] [PASSED] 0xB6E (PVC)
[10:21:12] [PASSED] 0xBD4 (PVC)
[10:21:12] [PASSED] 0xBD5 (PVC)
[10:21:12] [PASSED] 0xBD6 (PVC)
[10:21:12] [PASSED] 0xBD7 (PVC)
[10:21:12] [PASSED] 0xBD8 (PVC)
[10:21:12] [PASSED] 0xBD9 (PVC)
[10:21:12] [PASSED] 0xBDA (PVC)
[10:21:12] [PASSED] 0xBDB (PVC)
[10:21:12] [PASSED] 0xBE0 (PVC)
[10:21:12] [PASSED] 0xBE1 (PVC)
[10:21:12] [PASSED] 0xBE5 (PVC)
[10:21:12] [PASSED] 0x7D40 (METEORLAKE)
[10:21:12] [PASSED] 0x7D45 (METEORLAKE)
[10:21:12] [PASSED] 0x7D55 (METEORLAKE)
[10:21:12] [PASSED] 0x7D60 (METEORLAKE)
[10:21:12] [PASSED] 0x7DD5 (METEORLAKE)
[10:21:12] [PASSED] 0x6420 (LUNARLAKE)
[10:21:12] [PASSED] 0x64A0 (LUNARLAKE)
[10:21:12] [PASSED] 0x64B0 (LUNARLAKE)
[10:21:12] [PASSED] 0xE202 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE209 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE20B (BATTLEMAGE)
[10:21:12] [PASSED] 0xE20C (BATTLEMAGE)
[10:21:12] [PASSED] 0xE20D (BATTLEMAGE)
[10:21:12] [PASSED] 0xE210 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE211 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE212 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE216 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE220 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE221 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE222 (BATTLEMAGE)
[10:21:12] [PASSED] 0xE223 (BATTLEMAGE)
[10:21:12] [PASSED] 0xB080 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB081 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB082 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB083 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB084 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB085 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB086 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB087 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB08F (PANTHERLAKE)
[10:21:12] [PASSED] 0xB090 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB0A0 (PANTHERLAKE)
[10:21:12] [PASSED] 0xB0B0 (PANTHERLAKE)
[10:21:12] [PASSED] 0xFD80 (PANTHERLAKE)
[10:21:12] [PASSED] 0xFD81 (PANTHERLAKE)
[10:21:12] ============= [PASSED] check_platform_gt_count =============
[10:21:12] ===================== [PASSED] xe_pci ======================
[10:21:12] =================== xe_rtp (2 subtests) ====================
[10:21:12] =============== xe_rtp_process_to_sr_tests  ================
[10:21:12] [PASSED] coalesce-same-reg
[10:21:12] [PASSED] no-match-no-add
[10:21:12] [PASSED] match-or
[10:21:12] [PASSED] match-or-xfail
[10:21:12] [PASSED] no-match-no-add-multiple-rules
[10:21:12] [PASSED] two-regs-two-entries
[10:21:12] [PASSED] clr-one-set-other
[10:21:12] [PASSED] set-field
[10:21:12] [PASSED] conflict-duplicate
[10:21:12] [PASSED] conflict-not-disjoint
[10:21:12] [PASSED] conflict-reg-type
[10:21:12] =========== [PASSED] xe_rtp_process_to_sr_tests ============
[10:21:12] ================== xe_rtp_process_tests  ===================
[10:21:12] [PASSED] active1
[10:21:12] [PASSED] active2
[10:21:12] [PASSED] active-inactive
[10:21:12] [PASSED] inactive-active
[10:21:12] [PASSED] inactive-1st_or_active-inactive
[10:21:12] [PASSED] inactive-2nd_or_active-inactive
[10:21:12] [PASSED] inactive-last_or_active-inactive
[10:21:12] [PASSED] inactive-no_or_active-inactive
[10:21:12] ============== [PASSED] xe_rtp_process_tests ===============
[10:21:12] ===================== [PASSED] xe_rtp ======================
[10:21:12] ==================== xe_wa (1 subtest) =====================
[10:21:12] ======================== xe_wa_gt  =========================
[10:21:12] [PASSED] TIGERLAKE (B0)
[10:21:12] [PASSED] DG1 (A0)
[10:21:12] [PASSED] DG1 (B0)
[10:21:12] [PASSED] ALDERLAKE_S (A0)
[10:21:12] [PASSED] ALDERLAKE_S (B0)
[10:21:12] [PASSED] ALDERLAKE_S (C0)
[10:21:12] [PASSED] ALDERLAKE_S (D0)
[10:21:12] [PASSED] ALDERLAKE_P (A0)
[10:21:12] [PASSED] ALDERLAKE_P (B0)
[10:21:12] [PASSED] ALDERLAKE_P (C0)
[10:21:12] [PASSED] ALDERLAKE_S_RPLS (D0)
[10:21:12] [PASSED] ALDERLAKE_P_RPLU (E0)
[10:21:12] [PASSED] DG2_G10 (C0)
[10:21:12] [PASSED] DG2_G11 (B1)
[10:21:12] [PASSED] DG2_G12 (A1)
[10:21:12] [PASSED] METEORLAKE (g:A0, m:A0)
[10:21:12] [PASSED] METEORLAKE (g:A0, m:A0)
[10:21:12] [PASSED] METEORLAKE (g:A0, m:A0)
[10:21:12] [PASSED] LUNARLAKE (g:A0, m:A0)
[10:21:12] [PASSED] LUNARLAKE (g:B0, m:A0)
stty: 'standard input': Inappropriate ioctl for device
[10:21:12] [PASSED] BATTLEMAGE (g:A0, m:A1)
[10:21:12] ==================== [PASSED] xe_wa_gt =====================
[10:21:12] ====================== [PASSED] xe_wa ======================
[10:21:12] ============================================================
[10:21:12] Testing complete. Ran 297 tests: passed: 281, skipped: 16
[10:21:12] Elapsed time: 33.430s total, 4.231s configuring, 28.833s building, 0.320s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/tests/.kunitconfig
[10:21:13] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:21:14] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:21:37] Starting KUnit Kernel (1/1)...
[10:21:37] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:21:37] == drm_test_atomic_get_connector_for_encoder (1 subtest) ===
[10:21:37] [PASSED] drm_test_drm_atomic_get_connector_for_encoder
[10:21:37] ==== [PASSED] drm_test_atomic_get_connector_for_encoder ====
[10:21:37] =========== drm_validate_clone_mode (2 subtests) ===========
[10:21:37] ============== drm_test_check_in_clone_mode  ===============
[10:21:37] [PASSED] in_clone_mode
[10:21:37] [PASSED] not_in_clone_mode
[10:21:37] ========== [PASSED] drm_test_check_in_clone_mode ===========
[10:21:37] =============== drm_test_check_valid_clones  ===============
[10:21:37] [PASSED] not_in_clone_mode
[10:21:37] [PASSED] valid_clone
[10:21:37] [PASSED] invalid_clone
[10:21:37] =========== [PASSED] drm_test_check_valid_clones ===========
[10:21:37] ============= [PASSED] drm_validate_clone_mode =============
[10:21:37] ============= drm_validate_modeset (1 subtest) =============
[10:21:37] [PASSED] drm_test_check_connector_changed_modeset
[10:21:37] ============== [PASSED] drm_validate_modeset ===============
[10:21:37] ====== drm_test_bridge_get_current_state (2 subtests) ======
[10:21:37] [PASSED] drm_test_drm_bridge_get_current_state_atomic
[10:21:37] [PASSED] drm_test_drm_bridge_get_current_state_legacy
[10:21:37] ======== [PASSED] drm_test_bridge_get_current_state ========
[10:21:37] ====== drm_test_bridge_helper_reset_crtc (3 subtests) ======
[10:21:37] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic
[10:21:37] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic_disabled
[10:21:37] [PASSED] drm_test_drm_bridge_helper_reset_crtc_legacy
[10:21:37] ======== [PASSED] drm_test_bridge_helper_reset_crtc ========
[10:21:37] ============== drm_bridge_alloc (2 subtests) ===============
[10:21:37] [PASSED] drm_test_drm_bridge_alloc_basic
[10:21:37] [PASSED] drm_test_drm_bridge_alloc_get_put
[10:21:37] ================ [PASSED] drm_bridge_alloc =================
[10:21:37] ================== drm_buddy (7 subtests) ==================
[10:21:37] [PASSED] drm_test_buddy_alloc_limit
[10:21:37] [PASSED] drm_test_buddy_alloc_optimistic
[10:21:37] [PASSED] drm_test_buddy_alloc_pessimistic
[10:21:37] [PASSED] drm_test_buddy_alloc_pathological
[10:21:37] [PASSED] drm_test_buddy_alloc_contiguous
[10:21:37] [PASSED] drm_test_buddy_alloc_clear
[10:21:37] [PASSED] drm_test_buddy_alloc_range_bias
[10:21:37] ==================== [PASSED] drm_buddy ====================
[10:21:37] ============= drm_cmdline_parser (40 subtests) =============
[10:21:37] [PASSED] drm_test_cmdline_force_d_only
[10:21:37] [PASSED] drm_test_cmdline_force_D_only_dvi
[10:21:37] [PASSED] drm_test_cmdline_force_D_only_hdmi
[10:21:37] [PASSED] drm_test_cmdline_force_D_only_not_digital
[10:21:37] [PASSED] drm_test_cmdline_force_e_only
[10:21:37] [PASSED] drm_test_cmdline_res
[10:21:37] [PASSED] drm_test_cmdline_res_vesa
[10:21:37] [PASSED] drm_test_cmdline_res_vesa_rblank
[10:21:37] [PASSED] drm_test_cmdline_res_rblank
[10:21:37] [PASSED] drm_test_cmdline_res_bpp
[10:21:37] [PASSED] drm_test_cmdline_res_refresh
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_margins
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_force_off
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_analog
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_digital
[10:21:37] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced_margins_force_on
[10:21:37] [PASSED] drm_test_cmdline_res_margins_force_on
[10:21:37] [PASSED] drm_test_cmdline_res_vesa_margins
[10:21:37] [PASSED] drm_test_cmdline_name
[10:21:37] [PASSED] drm_test_cmdline_name_bpp
[10:21:37] [PASSED] drm_test_cmdline_name_option
[10:21:37] [PASSED] drm_test_cmdline_name_bpp_option
[10:21:37] [PASSED] drm_test_cmdline_rotate_0
[10:21:37] [PASSED] drm_test_cmdline_rotate_90
[10:21:37] [PASSED] drm_test_cmdline_rotate_180
[10:21:37] [PASSED] drm_test_cmdline_rotate_270
[10:21:37] [PASSED] drm_test_cmdline_hmirror
[10:21:37] [PASSED] drm_test_cmdline_vmirror
[10:21:37] [PASSED] drm_test_cmdline_margin_options
[10:21:37] [PASSED] drm_test_cmdline_multiple_options
[10:21:37] [PASSED] drm_test_cmdline_bpp_extra_and_option
[10:21:37] [PASSED] drm_test_cmdline_extra_and_option
[10:21:37] [PASSED] drm_test_cmdline_freestanding_options
[10:21:37] [PASSED] drm_test_cmdline_freestanding_force_e_and_options
[10:21:37] [PASSED] drm_test_cmdline_panel_orientation
[10:21:37] ================ drm_test_cmdline_invalid  =================
[10:21:37] [PASSED] margin_only
[10:21:37] [PASSED] interlace_only
[10:21:37] [PASSED] res_missing_x
[10:21:37] [PASSED] res_missing_y
[10:21:37] [PASSED] res_bad_y
[10:21:37] [PASSED] res_missing_y_bpp
[10:21:37] [PASSED] res_bad_bpp
[10:21:37] [PASSED] res_bad_refresh
[10:21:37] [PASSED] res_bpp_refresh_force_on_off
[10:21:37] [PASSED] res_invalid_mode
[10:21:37] [PASSED] res_bpp_wrong_place_mode
[10:21:37] [PASSED] name_bpp_refresh
[10:21:37] [PASSED] name_refresh
[10:21:37] [PASSED] name_refresh_wrong_mode
[10:21:37] [PASSED] name_refresh_invalid_mode
[10:21:37] [PASSED] rotate_multiple
[10:21:37] [PASSED] rotate_invalid_val
[10:21:37] [PASSED] rotate_truncated
[10:21:37] [PASSED] invalid_option
[10:21:37] [PASSED] invalid_tv_option
[10:21:37] [PASSED] truncated_tv_option
[10:21:37] ============ [PASSED] drm_test_cmdline_invalid =============
[10:21:37] =============== drm_test_cmdline_tv_options  ===============
[10:21:37] [PASSED] NTSC
[10:21:37] [PASSED] NTSC_443
[10:21:37] [PASSED] NTSC_J
[10:21:37] [PASSED] PAL
[10:21:37] [PASSED] PAL_M
[10:21:37] [PASSED] PAL_N
[10:21:37] [PASSED] SECAM
[10:21:37] [PASSED] MONO_525
[10:21:37] [PASSED] MONO_625
[10:21:37] =========== [PASSED] drm_test_cmdline_tv_options ===========
[10:21:37] =============== [PASSED] drm_cmdline_parser ================
[10:21:37] ========== drmm_connector_hdmi_init (20 subtests) ==========
[10:21:37] [PASSED] drm_test_connector_hdmi_init_valid
[10:21:37] [PASSED] drm_test_connector_hdmi_init_bpc_8
[10:21:37] [PASSED] drm_test_connector_hdmi_init_bpc_10
[10:21:37] [PASSED] drm_test_connector_hdmi_init_bpc_12
[10:21:37] [PASSED] drm_test_connector_hdmi_init_bpc_invalid
[10:21:37] [PASSED] drm_test_connector_hdmi_init_bpc_null
[10:21:37] [PASSED] drm_test_connector_hdmi_init_formats_empty
[10:21:37] [PASSED] drm_test_connector_hdmi_init_formats_no_rgb
[10:21:37] === drm_test_connector_hdmi_init_formats_yuv420_allowed  ===
[10:21:37] [PASSED] supported_formats=0x9 yuv420_allowed=1
[10:21:37] [PASSED] supported_formats=0x9 yuv420_allowed=0
[10:21:37] [PASSED] supported_formats=0x3 yuv420_allowed=1
[10:21:37] [PASSED] supported_formats=0x3 yuv420_allowed=0
[10:21:37] === [PASSED] drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[10:21:37] [PASSED] drm_test_connector_hdmi_init_null_ddc
[10:21:37] [PASSED] drm_test_connector_hdmi_init_null_product
[10:21:37] [PASSED] drm_test_connector_hdmi_init_null_vendor
[10:21:37] [PASSED] drm_test_connector_hdmi_init_product_length_exact
[10:21:37] [PASSED] drm_test_connector_hdmi_init_product_length_too_long
[10:21:37] [PASSED] drm_test_connector_hdmi_init_product_valid
[10:21:37] [PASSED] drm_test_connector_hdmi_init_vendor_length_exact
[10:21:37] [PASSED] drm_test_connector_hdmi_init_vendor_length_too_long
[10:21:37] [PASSED] drm_test_connector_hdmi_init_vendor_valid
[10:21:37] ========= drm_test_connector_hdmi_init_type_valid  =========
[10:21:37] [PASSED] HDMI-A
[10:21:37] [PASSED] HDMI-B
[10:21:37] ===== [PASSED] drm_test_connector_hdmi_init_type_valid =====
[10:21:37] ======== drm_test_connector_hdmi_init_type_invalid  ========
[10:21:37] [PASSED] Unknown
[10:21:37] [PASSED] VGA
[10:21:37] [PASSED] DVI-I
[10:21:37] [PASSED] DVI-D
[10:21:37] [PASSED] DVI-A
[10:21:37] [PASSED] Composite
[10:21:37] [PASSED] SVIDEO
[10:21:37] [PASSED] LVDS
[10:21:37] [PASSED] Component
[10:21:37] [PASSED] DIN
[10:21:37] [PASSED] DP
[10:21:37] [PASSED] TV
[10:21:37] [PASSED] eDP
[10:21:37] [PASSED] Virtual
[10:21:37] [PASSED] DSI
[10:21:37] [PASSED] DPI
[10:21:37] [PASSED] Writeback
[10:21:37] [PASSED] SPI
[10:21:37] [PASSED] USB
[10:21:37] ==== [PASSED] drm_test_connector_hdmi_init_type_invalid ====
[10:21:37] ============ [PASSED] drmm_connector_hdmi_init =============
[10:21:37] ============= drmm_connector_init (3 subtests) =============
[10:21:37] [PASSED] drm_test_drmm_connector_init
[10:21:37] [PASSED] drm_test_drmm_connector_init_null_ddc
[10:21:37] ========= drm_test_drmm_connector_init_type_valid  =========
[10:21:37] [PASSED] Unknown
[10:21:37] [PASSED] VGA
[10:21:37] [PASSED] DVI-I
[10:21:37] [PASSED] DVI-D
[10:21:37] [PASSED] DVI-A
[10:21:37] [PASSED] Composite
[10:21:37] [PASSED] SVIDEO
[10:21:37] [PASSED] LVDS
[10:21:37] [PASSED] Component
[10:21:37] [PASSED] DIN
[10:21:37] [PASSED] DP
[10:21:37] [PASSED] HDMI-A
[10:21:37] [PASSED] HDMI-B
[10:21:37] [PASSED] TV
[10:21:37] [PASSED] eDP
[10:21:37] [PASSED] Virtual
[10:21:37] [PASSED] DSI
[10:21:37] [PASSED] DPI
[10:21:37] [PASSED] Writeback
[10:21:37] [PASSED] SPI
[10:21:37] [PASSED] USB
[10:21:37] ===== [PASSED] drm_test_drmm_connector_init_type_valid =====
[10:21:37] =============== [PASSED] drmm_connector_init ===============
[10:21:37] ========= drm_connector_dynamic_init (6 subtests) ==========
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_init
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_init_null_ddc
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_init_not_added
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_init_properties
[10:21:37] ===== drm_test_drm_connector_dynamic_init_type_valid  ======
[10:21:37] [PASSED] Unknown
[10:21:37] [PASSED] VGA
[10:21:37] [PASSED] DVI-I
[10:21:37] [PASSED] DVI-D
[10:21:37] [PASSED] DVI-A
[10:21:37] [PASSED] Composite
[10:21:37] [PASSED] SVIDEO
[10:21:37] [PASSED] LVDS
[10:21:37] [PASSED] Component
[10:21:37] [PASSED] DIN
[10:21:37] [PASSED] DP
[10:21:37] [PASSED] HDMI-A
[10:21:37] [PASSED] HDMI-B
[10:21:37] [PASSED] TV
[10:21:37] [PASSED] eDP
[10:21:37] [PASSED] Virtual
[10:21:37] [PASSED] DSI
[10:21:37] [PASSED] DPI
[10:21:37] [PASSED] Writeback
[10:21:37] [PASSED] SPI
[10:21:37] [PASSED] USB
[10:21:37] = [PASSED] drm_test_drm_connector_dynamic_init_type_valid ==
[10:21:37] ======== drm_test_drm_connector_dynamic_init_name  =========
[10:21:37] [PASSED] Unknown
[10:21:37] [PASSED] VGA
[10:21:37] [PASSED] DVI-I
[10:21:37] [PASSED] DVI-D
[10:21:37] [PASSED] DVI-A
[10:21:37] [PASSED] Composite
[10:21:37] [PASSED] SVIDEO
[10:21:37] [PASSED] LVDS
[10:21:37] [PASSED] Component
[10:21:37] [PASSED] DIN
[10:21:37] [PASSED] DP
[10:21:37] [PASSED] HDMI-A
[10:21:37] [PASSED] HDMI-B
[10:21:37] [PASSED] TV
[10:21:37] [PASSED] eDP
[10:21:37] [PASSED] Virtual
[10:21:37] [PASSED] DSI
[10:21:37] [PASSED] DPI
[10:21:37] [PASSED] Writeback
[10:21:37] [PASSED] SPI
[10:21:37] [PASSED] USB
[10:21:37] ==== [PASSED] drm_test_drm_connector_dynamic_init_name =====
[10:21:37] =========== [PASSED] drm_connector_dynamic_init ============
[10:21:37] ==== drm_connector_dynamic_register_early (4 subtests) =====
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_early_on_list
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_early_defer
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_early_no_init
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_early_no_mode_object
[10:21:37] ====== [PASSED] drm_connector_dynamic_register_early =======
[10:21:37] ======= drm_connector_dynamic_register (7 subtests) ========
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_on_list
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_no_defer
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_no_init
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_mode_object
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_sysfs
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_sysfs_name
[10:21:37] [PASSED] drm_test_drm_connector_dynamic_register_debugfs
[10:21:37] ========= [PASSED] drm_connector_dynamic_register ==========
[10:21:37] = drm_connector_attach_broadcast_rgb_property (2 subtests) =
[10:21:37] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property
[10:21:37] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property_hdmi_connector
[10:21:37] === [PASSED] drm_connector_attach_broadcast_rgb_property ===
[10:21:37] ========== drm_get_tv_mode_from_name (2 subtests) ==========
[10:21:37] ========== drm_test_get_tv_mode_from_name_valid  ===========
[10:21:37] [PASSED] NTSC
[10:21:37] [PASSED] NTSC-443
[10:21:37] [PASSED] NTSC-J
[10:21:37] [PASSED] PAL
[10:21:37] [PASSED] PAL-M
[10:21:37] [PASSED] PAL-N
[10:21:37] [PASSED] SECAM
[10:21:37] [PASSED] Mono
[10:21:37] ====== [PASSED] drm_test_get_tv_mode_from_name_valid =======
[10:21:37] [PASSED] drm_test_get_tv_mode_from_name_truncated
[10:21:37] ============ [PASSED] drm_get_tv_mode_from_name ============
[10:21:37] = drm_test_connector_hdmi_compute_mode_clock (12 subtests) =
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc_vic_1
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc_vic_1
[10:21:37] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_double
[10:21:37] = drm_test_connector_hdmi_compute_mode_clock_yuv420_valid  =
[10:21:37] [PASSED] VIC 96
[10:21:37] [PASSED] VIC 97
[10:21:37] [PASSED] VIC 101
[10:21:37] [PASSED] VIC 102
[10:21:37] [PASSED] VIC 106
[10:21:37] [PASSED] VIC 107
[10:21:37] === [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_valid ===
[10:21:37] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_10_bpc
[10:21:37] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_12_bpc
[10:21:37] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_8_bpc
[10:21:37] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_10_bpc
[10:21:37] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_12_bpc
[10:21:37] === [PASSED] drm_test_connector_hdmi_compute_mode_clock ====
[10:21:37] == drm_hdmi_connector_get_broadcast_rgb_name (2 subtests) ==
[10:21:37] === drm_test_drm_hdmi_connector_get_broadcast_rgb_name  ====
[10:21:37] [PASSED] Automatic
[10:21:37] [PASSED] Full
[10:21:37] [PASSED] Limited 16:235
[10:21:37] === [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name ===
[10:21:37] [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name_invalid
[10:21:37] ==== [PASSED] drm_hdmi_connector_get_broadcast_rgb_name ====
[10:21:37] == drm_hdmi_connector_get_output_format_name (2 subtests) ==
[10:21:37] === drm_test_drm_hdmi_connector_get_output_format_name  ====
[10:21:37] [PASSED] RGB
[10:21:37] [PASSED] YUV 4:2:0
[10:21:37] [PASSED] YUV 4:2:2
[10:21:37] [PASSED] YUV 4:4:4
[10:21:37] === [PASSED] drm_test_drm_hdmi_connector_get_output_format_name ===
[10:21:37] [PASSED] drm_test_drm_hdmi_connector_get_output_format_name_invalid
[10:21:37] ==== [PASSED] drm_hdmi_connector_get_output_format_name ====
[10:21:37] ============= drm_damage_helper (21 subtests) ==============
[10:21:37] [PASSED] drm_test_damage_iter_no_damage
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_fractional_src
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_src_moved
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_fractional_src_moved
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_not_visible
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_no_crtc
[10:21:37] [PASSED] drm_test_damage_iter_no_damage_no_fb
[10:21:37] [PASSED] drm_test_damage_iter_simple_damage
[10:21:37] [PASSED] drm_test_damage_iter_single_damage
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_intersect_src
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_outside_src
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_fractional_src
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_intersect_fractional_src
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_outside_fractional_src
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_src_moved
[10:21:37] [PASSED] drm_test_damage_iter_single_damage_fractional_src_moved
[10:21:37] [PASSED] drm_test_damage_iter_damage
[10:21:37] [PASSED] drm_test_damage_iter_damage_one_intersect
[10:21:37] [PASSED] drm_test_damage_iter_damage_one_outside
[10:21:37] [PASSED] drm_test_damage_iter_damage_src_moved
[10:21:37] [PASSED] drm_test_damage_iter_damage_not_visible
[10:21:37] ================ [PASSED] drm_damage_helper ================
[10:21:37] ============== drm_dp_mst_helper (3 subtests) ==============
[10:21:37] ============== drm_test_dp_mst_calc_pbn_mode  ==============
[10:21:37] [PASSED] Clock 154000 BPP 30 DSC disabled
[10:21:37] [PASSED] Clock 234000 BPP 30 DSC disabled
[10:21:37] [PASSED] Clock 297000 BPP 24 DSC disabled
[10:21:37] [PASSED] Clock 332880 BPP 24 DSC enabled
[10:21:37] [PASSED] Clock 324540 BPP 24 DSC enabled
[10:21:37] ========== [PASSED] drm_test_dp_mst_calc_pbn_mode ==========
[10:21:37] ============== drm_test_dp_mst_calc_pbn_div  ===============
[10:21:37] [PASSED] Link rate 2000000 lane count 4
[10:21:37] [PASSED] Link rate 2000000 lane count 2
[10:21:37] [PASSED] Link rate 2000000 lane count 1
[10:21:37] [PASSED] Link rate 1350000 lane count 4
[10:21:37] [PASSED] Link rate 1350000 lane count 2
[10:21:37] [PASSED] Link rate 1350000 lane count 1
[10:21:37] [PASSED] Link rate 1000000 lane count 4
[10:21:37] [PASSED] Link rate 1000000 lane count 2
[10:21:37] [PASSED] Link rate 1000000 lane count 1
[10:21:37] [PASSED] Link rate 810000 lane count 4
[10:21:37] [PASSED] Link rate 810000 lane count 2
[10:21:37] [PASSED] Link rate 810000 lane count 1
[10:21:37] [PASSED] Link rate 540000 lane count 4
[10:21:37] [PASSED] Link rate 540000 lane count 2
[10:21:37] [PASSED] Link rate 540000 lane count 1
[10:21:37] [PASSED] Link rate 270000 lane count 4
[10:21:37] [PASSED] Link rate 270000 lane count 2
[10:21:37] [PASSED] Link rate 270000 lane count 1
[10:21:37] [PASSED] Link rate 162000 lane count 4
[10:21:37] [PASSED] Link rate 162000 lane count 2
[10:21:37] [PASSED] Link rate 162000 lane count 1
[10:21:37] ========== [PASSED] drm_test_dp_mst_calc_pbn_div ===========
[10:21:37] ========= drm_test_dp_mst_sideband_msg_req_decode  =========
[10:21:37] [PASSED] DP_ENUM_PATH_RESOURCES with port number
[10:21:37] [PASSED] DP_POWER_UP_PHY with port number
[10:21:37] [PASSED] DP_POWER_DOWN_PHY with port number
[10:21:37] [PASSED] DP_ALLOCATE_PAYLOAD with SDP stream sinks
[10:21:37] [PASSED] DP_ALLOCATE_PAYLOAD with port number
[10:21:37] [PASSED] DP_ALLOCATE_PAYLOAD with VCPI
[10:21:37] [PASSED] DP_ALLOCATE_PAYLOAD with PBN
[10:21:37] [PASSED] DP_QUERY_PAYLOAD with port number
[10:21:37] [PASSED] DP_QUERY_PAYLOAD with VCPI
[10:21:37] [PASSED] DP_REMOTE_DPCD_READ with port number
[10:21:37] [PASSED] DP_REMOTE_DPCD_READ with DPCD address
[10:21:37] [PASSED] DP_REMOTE_DPCD_READ with max number of bytes
[10:21:37] [PASSED] DP_REMOTE_DPCD_WRITE with port number
[10:21:37] [PASSED] DP_REMOTE_DPCD_WRITE with DPCD address
[10:21:37] [PASSED] DP_REMOTE_DPCD_WRITE with data array
[10:21:37] [PASSED] DP_REMOTE_I2C_READ with port number
[10:21:37] [PASSED] DP_REMOTE_I2C_READ with I2C device ID
[10:21:37] [PASSED] DP_REMOTE_I2C_READ with transactions array
[10:21:37] [PASSED] DP_REMOTE_I2C_WRITE with port number
[10:21:37] [PASSED] DP_REMOTE_I2C_WRITE with I2C device ID
[10:21:37] [PASSED] DP_REMOTE_I2C_WRITE with data array
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream ID
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with client ID
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream event
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with valid stream event
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream behavior
[10:21:37] [PASSED] DP_QUERY_STREAM_ENC_STATUS with a valid stream behavior
[10:21:37] ===== [PASSED] drm_test_dp_mst_sideband_msg_req_decode =====
[10:21:37] ================ [PASSED] drm_dp_mst_helper ================
[10:21:37] ================== drm_exec (7 subtests) ===================
[10:21:37] [PASSED] sanitycheck
[10:21:37] [PASSED] test_lock
[10:21:37] [PASSED] test_lock_unlock
[10:21:37] [PASSED] test_duplicates
[10:21:37] [PASSED] test_prepare
[10:21:37] [PASSED] test_prepare_array
[10:21:37] [PASSED] test_multiple_loops
[10:21:37] ==================== [PASSED] drm_exec =====================
[10:21:37] =========== drm_format_helper_test (17 subtests) ===========
[10:21:37] ============== drm_test_fb_xrgb8888_to_gray8  ==============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========== [PASSED] drm_test_fb_xrgb8888_to_gray8 ==========
[10:21:37] ============= drm_test_fb_xrgb8888_to_rgb332  ==============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb332 ==========
[10:21:37] ============= drm_test_fb_xrgb8888_to_rgb565  ==============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb565 ==========
[10:21:37] ============ drm_test_fb_xrgb8888_to_xrgb1555  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_xrgb1555 =========
[10:21:37] ============ drm_test_fb_xrgb8888_to_argb1555  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_argb1555 =========
[10:21:37] ============ drm_test_fb_xrgb8888_to_rgba5551  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_rgba5551 =========
[10:21:37] ============= drm_test_fb_xrgb8888_to_rgb888  ==============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb888 ==========
[10:21:37] ============= drm_test_fb_xrgb8888_to_bgr888  ==============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========= [PASSED] drm_test_fb_xrgb8888_to_bgr888 ==========
[10:21:37] ============ drm_test_fb_xrgb8888_to_argb8888  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_argb8888 =========
[10:21:37] =========== drm_test_fb_xrgb8888_to_xrgb2101010  ===========
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======= [PASSED] drm_test_fb_xrgb8888_to_xrgb2101010 =======
[10:21:37] =========== drm_test_fb_xrgb8888_to_argb2101010  ===========
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======= [PASSED] drm_test_fb_xrgb8888_to_argb2101010 =======
[10:21:37] ============== drm_test_fb_xrgb8888_to_mono  ===============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ========== [PASSED] drm_test_fb_xrgb8888_to_mono ===========
[10:21:37] ==================== drm_test_fb_swab  =====================
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ================ [PASSED] drm_test_fb_swab =================
[10:21:37] ============ drm_test_fb_xrgb8888_to_xbgr8888  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_xbgr8888 =========
[10:21:37] ============ drm_test_fb_xrgb8888_to_abgr8888  =============
[10:21:37] [PASSED] single_pixel_source_buffer
[10:21:37] [PASSED] single_pixel_clip_rectangle
[10:21:37] [PASSED] well_known_colors
[10:21:37] [PASSED] destination_pitch
[10:21:37] ======== [PASSED] drm_test_fb_xrgb8888_to_abgr8888 =========
[10:21:37] ================= drm_test_fb_clip_offset  =================
[10:21:37] [PASSED] pass through
[10:21:37] [PASSED] horizontal offset
[10:21:37] [PASSED] vertical offset
[10:21:37] [PASSED] horizontal and vertical offset
[10:21:37] [PASSED] horizontal offset (custom pitch)
[10:21:37] [PASSED] vertical offset (custom pitch)
[10:21:37] [PASSED] horizontal and vertical offset (custom pitch)
[10:21:37] ============= [PASSED] drm_test_fb_clip_offset =============
[10:21:37] =================== drm_test_fb_memcpy  ====================
[10:21:37] [PASSED] single_pixel_source_buffer: XR24 little-endian (0x34325258)
[10:21:37] [PASSED] single_pixel_source_buffer: XRA8 little-endian (0x38415258)
[10:21:37] [PASSED] single_pixel_source_buffer: YU24 little-endian (0x34325559)
[10:21:37] [PASSED] single_pixel_clip_rectangle: XB24 little-endian (0x34324258)
[10:21:37] [PASSED] single_pixel_clip_rectangle: XRA8 little-endian (0x38415258)
[10:21:37] [PASSED] single_pixel_clip_rectangle: YU24 little-endian (0x34325559)
[10:21:37] [PASSED] well_known_colors: XB24 little-endian (0x34324258)
[10:21:37] [PASSED] well_known_colors: XRA8 little-endian (0x38415258)
[10:21:37] [PASSED] well_known_colors: YU24 little-endian (0x34325559)
[10:21:37] [PASSED] destination_pitch: XB24 little-endian (0x34324258)
[10:21:37] [PASSED] destination_pitch: XRA8 little-endian (0x38415258)
[10:21:37] [PASSED] destination_pitch: YU24 little-endian (0x34325559)
[10:21:37] =============== [PASSED] drm_test_fb_memcpy ================
[10:21:37] ============= [PASSED] drm_format_helper_test ==============
[10:21:37] ================= drm_format (18 subtests) =================
[10:21:37] [PASSED] drm_test_format_block_width_invalid
[10:21:37] [PASSED] drm_test_format_block_width_one_plane
[10:21:37] [PASSED] drm_test_format_block_width_two_plane
[10:21:37] [PASSED] drm_test_format_block_width_three_plane
[10:21:37] [PASSED] drm_test_format_block_width_tiled
[10:21:37] [PASSED] drm_test_format_block_height_invalid
[10:21:37] [PASSED] drm_test_format_block_height_one_plane
[10:21:37] [PASSED] drm_test_format_block_height_two_plane
[10:21:37] [PASSED] drm_test_format_block_height_three_plane
[10:21:37] [PASSED] drm_test_format_block_height_tiled
[10:21:37] [PASSED] drm_test_format_min_pitch_invalid
[10:21:37] [PASSED] drm_test_format_min_pitch_one_plane_8bpp
[10:21:37] [PASSED] drm_test_format_min_pitch_one_plane_16bpp
[10:21:37] [PASSED] drm_test_format_min_pitch_one_plane_24bpp
[10:21:37] [PASSED] drm_test_format_min_pitch_one_plane_32bpp
[10:21:37] [PASSED] drm_test_format_min_pitch_two_plane
[10:21:37] [PASSED] drm_test_format_min_pitch_three_plane_8bpp
[10:21:37] [PASSED] drm_test_format_min_pitch_tiled
[10:21:37] =================== [PASSED] drm_format ====================
[10:21:37] ============== drm_framebuffer (10 subtests) ===============
[10:21:37] ========== drm_test_framebuffer_check_src_coords  ==========
[10:21:37] [PASSED] Success: source fits into fb
[10:21:37] [PASSED] Fail: overflowing fb with x-axis coordinate
[10:21:37] [PASSED] Fail: overflowing fb with y-axis coordinate
[10:21:37] [PASSED] Fail: overflowing fb with source width
[10:21:37] [PASSED] Fail: overflowing fb with source height
[10:21:37] ====== [PASSED] drm_test_framebuffer_check_src_coords ======
[10:21:37] [PASSED] drm_test_framebuffer_cleanup
[10:21:37] =============== drm_test_framebuffer_create  ===============
[10:21:37] [PASSED] ABGR8888 normal sizes
[10:21:37] [PASSED] ABGR8888 max sizes
[10:21:37] [PASSED] ABGR8888 pitch greater than min required
[10:21:37] [PASSED] ABGR8888 pitch less than min required
[10:21:37] [PASSED] ABGR8888 Invalid width
[10:21:37] [PASSED] ABGR8888 Invalid buffer handle
[10:21:37] [PASSED] No pixel format
[10:21:37] [PASSED] ABGR8888 Width 0
[10:21:37] [PASSED] ABGR8888 Height 0
[10:21:37] [PASSED] ABGR8888 Out of bound height * pitch combination
[10:21:37] [PASSED] ABGR8888 Large buffer offset
[10:21:37] [PASSED] ABGR8888 Buffer offset for inexistent plane
[10:21:37] [PASSED] ABGR8888 Invalid flag
[10:21:37] [PASSED] ABGR8888 Set DRM_MODE_FB_MODIFIERS without modifiers
[10:21:37] [PASSED] ABGR8888 Valid buffer modifier
[10:21:37] [PASSED] ABGR8888 Invalid buffer modifier(DRM_FORMAT_MOD_SAMSUNG_64_32_TILE)
[10:21:37] [PASSED] ABGR8888 Extra pitches without DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] ABGR8888 Extra pitches with DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] NV12 Normal sizes
[10:21:37] [PASSED] NV12 Max sizes
[10:21:37] [PASSED] NV12 Invalid pitch
[10:21:37] [PASSED] NV12 Invalid modifier/missing DRM_MODE_FB_MODIFIERS flag
[10:21:37] [PASSED] NV12 different  modifier per-plane
[10:21:37] [PASSED] NV12 with DRM_FORMAT_MOD_SAMSUNG_64_32_TILE
[10:21:37] [PASSED] NV12 Valid modifiers without DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] NV12 Modifier for inexistent plane
[10:21:37] [PASSED] NV12 Handle for inexistent plane
[10:21:37] [PASSED] NV12 Handle for inexistent plane without DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] YVU420 DRM_MODE_FB_MODIFIERS set without modifier
[10:21:37] [PASSED] YVU420 Normal sizes
[10:21:37] [PASSED] YVU420 Max sizes
[10:21:37] [PASSED] YVU420 Invalid pitch
[10:21:37] [PASSED] YVU420 Different pitches
[10:21:37] [PASSED] YVU420 Different buffer offsets/pitches
[10:21:37] [PASSED] YVU420 Modifier set just for plane 0, without DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] YVU420 Modifier set just for planes 0, 1, without DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] YVU420 Modifier set just for plane 0, 1, with DRM_MODE_FB_MODIFIERS
[10:21:37] [PASSED] YVU420 Valid modifier
[10:21:37] [PASSED] YVU420 Different modifiers per plane
[10:21:37] [PASSED] YVU420 Modifier for inexistent plane
[10:21:37] [PASSED] YUV420_10BIT Invalid modifier(DRM_FORMAT_MOD_LINEAR)
[10:21:37] [PASSED] X0L2 Normal sizes
[10:21:37] [PASSED] X0L2 Max sizes
[10:21:37] [PASSED] X0L2 Invalid pitch
[10:21:37] [PASSED] X0L2 Pitch greater than minimum required
[10:21:37] [PASSED] X0L2 Handle for inexistent plane
[10:21:37] [PASSED] X0L2 Offset for inexistent plane, without DRM_MODE_FB_MODIFIERS set
[10:21:37] [PASSED] X0L2 Modifier without DRM_MODE_FB_MODIFIERS set
[10:21:37] [PASSED] X0L2 Valid modifier
[10:21:37] [PASSED] X0L2 Modifier for inexistent plane
[10:21:37] =========== [PASSED] drm_test_framebuffer_create ===========
[10:21:37] [PASSED] drm_test_framebuffer_free
[10:21:37] [PASSED] drm_test_framebuffer_init
[10:21:37] [PASSED] drm_test_framebuffer_init_bad_format
[10:21:37] [PASSED] drm_test_framebuffer_init_dev_mismatch
[10:21:37] [PASSED] drm_test_framebuffer_lookup
[10:21:37] [PASSED] drm_test_framebuffer_lookup_inexistent
[10:21:37] [PASSED] drm_test_framebuffer_modifiers_not_supported
[10:21:37] ================= [PASSED] drm_framebuffer =================
[10:21:37] ================ drm_gem_shmem (8 subtests) ================
[10:21:37] [PASSED] drm_gem_shmem_test_obj_create
[10:21:37] [PASSED] drm_gem_shmem_test_obj_create_private
[10:21:37] [PASSED] drm_gem_shmem_test_pin_pages
[10:21:37] [PASSED] drm_gem_shmem_test_vmap
[10:21:37] [PASSED] drm_gem_shmem_test_get_pages_sgt
[10:21:37] [PASSED] drm_gem_shmem_test_get_sg_table
[10:21:37] [PASSED] drm_gem_shmem_test_madvise
[10:21:37] [PASSED] drm_gem_shmem_test_purge
[10:21:37] ================== [PASSED] drm_gem_shmem ==================
[10:21:37] === drm_atomic_helper_connector_hdmi_check (27 subtests) ===
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode_vic_1
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode_vic_1
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode_vic_1
[10:21:37] ====== drm_test_check_broadcast_rgb_cea_mode_yuv420  =======
[10:21:37] [PASSED] Automatic
[10:21:37] [PASSED] Full
[10:21:37] [PASSED] Limited 16:235
[10:21:37] == [PASSED] drm_test_check_broadcast_rgb_cea_mode_yuv420 ===
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_changed
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_not_changed
[10:21:37] [PASSED] drm_test_check_disable_connector
[10:21:37] [PASSED] drm_test_check_hdmi_funcs_reject_rate
[10:21:37] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_rgb
[10:21:37] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_yuv420
[10:21:37] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv422
[10:21:37] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv420
[10:21:37] [PASSED] drm_test_check_driver_unsupported_fallback_yuv420
[10:21:37] [PASSED] drm_test_check_output_bpc_crtc_mode_changed
[10:21:37] [PASSED] drm_test_check_output_bpc_crtc_mode_not_changed
[10:21:37] [PASSED] drm_test_check_output_bpc_dvi
[10:21:37] [PASSED] drm_test_check_output_bpc_format_vic_1
[10:21:37] [PASSED] drm_test_check_output_bpc_format_display_8bpc_only
[10:21:37] [PASSED] drm_test_check_output_bpc_format_display_rgb_only
[10:21:37] [PASSED] drm_test_check_output_bpc_format_driver_8bpc_only
[10:21:37] [PASSED] drm_test_check_output_bpc_format_driver_rgb_only
[10:21:37] [PASSED] drm_test_check_tmds_char_rate_rgb_8bpc
[10:21:37] [PASSED] drm_test_check_tmds_char_rate_rgb_10bpc
[10:21:37] [PASSED] drm_test_check_tmds_char_rate_rgb_12bpc
[10:21:37] ===== [PASSED] drm_atomic_helper_connector_hdmi_check ======
[10:21:37] === drm_atomic_helper_connector_hdmi_reset (6 subtests) ====
[10:21:37] [PASSED] drm_test_check_broadcast_rgb_value
[10:21:37] [PASSED] drm_test_check_bpc_8_value
[10:21:37] [PASSED] drm_test_check_bpc_10_value
[10:21:37] [PASSED] drm_test_check_bpc_12_value
[10:21:37] [PASSED] drm_test_check_format_value
[10:21:37] [PASSED] drm_test_check_tmds_char_value
[10:21:37] ===== [PASSED] drm_atomic_helper_connector_hdmi_reset ======
[10:21:37] = drm_atomic_helper_connector_hdmi_mode_valid (4 subtests) =
[10:21:37] [PASSED] drm_test_check_mode_valid
[10:21:37] [PASSED] drm_test_check_mode_valid_reject
[10:21:37] [PASSED] drm_test_check_mode_valid_reject_rate
[10:21:37] [PASSED] drm_test_check_mode_valid_reject_max_clock
[10:21:37] === [PASSED] drm_atomic_helper_connector_hdmi_mode_valid ===
[10:21:37] ================= drm_managed (2 subtests) =================
[10:21:37] [PASSED] drm_test_managed_release_action
[10:21:37] [PASSED] drm_test_managed_run_action
[10:21:37] =================== [PASSED] drm_managed ===================
[10:21:37] =================== drm_mm (6 subtests) ====================
[10:21:37] [PASSED] drm_test_mm_init
[10:21:37] [PASSED] drm_test_mm_debug
[10:21:37] [PASSED] drm_test_mm_align32
[10:21:37] [PASSED] drm_test_mm_align64
[10:21:37] [PASSED] drm_test_mm_lowest
[10:21:37] [PASSED] drm_test_mm_highest
[10:21:37] ===================== [PASSED] drm_mm ======================
[10:21:37] ============= drm_modes_analog_tv (5 subtests) =============
[10:21:37] [PASSED] drm_test_modes_analog_tv_mono_576i
[10:21:37] [PASSED] drm_test_modes_analog_tv_ntsc_480i
[10:21:37] [PASSED] drm_test_modes_analog_tv_ntsc_480i_inlined
[10:21:37] [PASSED] drm_test_modes_analog_tv_pal_576i
[10:21:37] [PASSED] drm_test_modes_analog_tv_pal_576i_inlined
[10:21:37] =============== [PASSED] drm_modes_analog_tv ===============
[10:21:37] ============== drm_plane_helper (2 subtests) ===============
[10:21:37] =============== drm_test_check_plane_state  ================
[10:21:37] [PASSED] clipping_simple
[10:21:37] [PASSED] clipping_rotate_reflect
[10:21:37] [PASSED] positioning_simple
[10:21:37] [PASSED] upscaling
[10:21:37] [PASSED] downscaling
[10:21:37] [PASSED] rounding1
[10:21:37] [PASSED] rounding2
[10:21:37] [PASSED] rounding3
[10:21:37] [PASSED] rounding4
[10:21:37] =========== [PASSED] drm_test_check_plane_state ============
[10:21:37] =========== drm_test_check_invalid_plane_state  ============
[10:21:37] [PASSED] positioning_invalid
[10:21:37] [PASSED] upscaling_invalid
[10:21:37] [PASSED] downscaling_invalid
[10:21:37] ======= [PASSED] drm_test_check_invalid_plane_state ========
[10:21:37] ================ [PASSED] drm_plane_helper =================
[10:21:37] ====== drm_connector_helper_tv_get_modes (1 subtest) =======
[10:21:37] ====== drm_test_connector_helper_tv_get_modes_check  =======
[10:21:37] [PASSED] None
[10:21:37] [PASSED] PAL
[10:21:37] [PASSED] NTSC
[10:21:37] [PASSED] Both, NTSC Default
[10:21:37] [PASSED] Both, PAL Default
[10:21:37] [PASSED] Both, NTSC Default, with PAL on command-line
[10:21:37] [PASSED] Both, PAL Default, with NTSC on command-line
[10:21:37] == [PASSED] drm_test_connector_helper_tv_get_modes_check ===
[10:21:37] ======== [PASSED] drm_connector_helper_tv_get_modes ========
[10:21:37] ================== drm_rect (9 subtests) ===================
[10:21:37] [PASSED] drm_test_rect_clip_scaled_div_by_zero
[10:21:37] [PASSED] drm_test_rect_clip_scaled_not_clipped
[10:21:37] [PASSED] drm_test_rect_clip_scaled_clipped
[10:21:37] [PASSED] drm_test_rect_clip_scaled_signed_vs_unsigned
[10:21:37] ================= drm_test_rect_intersect  =================
[10:21:37] [PASSED] top-left x bottom-right: 2x2+1+1 x 2x2+0+0
[10:21:37] [PASSED] top-right x bottom-left: 2x2+0+0 x 2x2+1-1
[10:21:37] [PASSED] bottom-left x top-right: 2x2+1-1 x 2x2+0+0
[10:21:37] [PASSED] bottom-right x top-left: 2x2+0+0 x 2x2+1+1
[10:21:37] [PASSED] right x left: 2x1+0+0 x 3x1+1+0
[10:21:37] [PASSED] left x right: 3x1+1+0 x 2x1+0+0
[10:21:37] [PASSED] up x bottom: 1x2+0+0 x 1x3+0-1
[10:21:37] [PASSED] bottom x up: 1x3+0-1 x 1x2+0+0
[10:21:37] [PASSED] touching corner: 1x1+0+0 x 2x2+1+1
[10:21:37] [PASSED] touching side: 1x1+0+0 x 1x1+1+0
[10:21:37] [PASSED] equal rects: 2x2+0+0 x 2x2+0+0
[10:21:37] [PASSED] inside another: 2x2+0+0 x 1x1+1+1
[10:21:37] [PASSED] far away: 1x1+0+0 x 1x1+3+6
[10:21:37] [PASSED] points intersecting: 0x0+5+10 x 0x0+5+10
[10:21:37] [PASSED] points not intersecting: 0x0+0+0 x 0x0+5+10
[10:21:37] ============= [PASSED] drm_test_rect_intersect =============
[10:21:37] ================ drm_test_rect_calc_hscale  ================
[10:21:37] [PASSED] normal use
[10:21:37] [PASSED] out of max range
[10:21:37] [PASSED] out of min range
[10:21:37] [PASSED] zero dst
[10:21:37] [PASSED] negative src
[10:21:37] [PASSED] negative dst
[10:21:37] ============ [PASSED] drm_test_rect_calc_hscale ============
[10:21:37] ================ drm_test_rect_calc_vscale  ================
[10:21:37] [PASSED] normal use
[10:21:37] [PASSED] out of max range
[10:21:37] [PASSED] out of min range
[10:21:37] [PASSED] zero dst
[10:21:37] [PASSED] negative src
[10:21:37] [PASSED] negative dst
[10:21:37] ============ [PASSED] drm_test_rect_calc_vscale ============
[10:21:37] ================== drm_test_rect_rotate  ===================
[10:21:37] [PASSED] reflect-x
[10:21:37] [PASSED] reflect-y
[10:21:37] [PASSED] rotate-0
[10:21:37] [PASSED] rotate-90
[10:21:37] [PASSED] rotate-180
[10:21:37] [PASSED] rotate-270
stty: 'standard input': Inappropriate ioctl for device
[10:21:37] ============== [PASSED] drm_test_rect_rotate ===============
[10:21:37] ================ drm_test_rect_rotate_inv  =================
[10:21:37] [PASSED] reflect-x
[10:21:37] [PASSED] reflect-y
[10:21:37] [PASSED] rotate-0
[10:21:37] [PASSED] rotate-90
[10:21:37] [PASSED] rotate-180
[10:21:37] [PASSED] rotate-270
[10:21:37] ============ [PASSED] drm_test_rect_rotate_inv =============
[10:21:37] ==================== [PASSED] drm_rect =====================
[10:21:37] ============ drm_sysfb_modeset_test (1 subtest) ============
[10:21:37] ============ drm_test_sysfb_build_fourcc_list  =============
[10:21:37] [PASSED] no native formats
[10:21:37] [PASSED] XRGB8888 as native format
[10:21:37] [PASSED] remove duplicates
[10:21:37] [PASSED] convert alpha formats
[10:21:37] [PASSED] random formats
[10:21:37] ======== [PASSED] drm_test_sysfb_build_fourcc_list =========
[10:21:37] ============= [PASSED] drm_sysfb_modeset_test ==============
[10:21:37] ============================================================
[10:21:37] Testing complete. Ran 616 tests: passed: 616
[10:21:37] Elapsed time: 24.722s total, 1.713s configuring, 22.842s building, 0.144s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/ttm/tests/.kunitconfig
[10:21:37] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[10:21:39] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[10:21:47] Starting KUnit Kernel (1/1)...
[10:21:47] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[10:21:47] ================= ttm_device (5 subtests) ==================
[10:21:47] [PASSED] ttm_device_init_basic
[10:21:47] [PASSED] ttm_device_init_multiple
[10:21:47] [PASSED] ttm_device_fini_basic
[10:21:47] [PASSED] ttm_device_init_no_vma_man
[10:21:47] ================== ttm_device_init_pools  ==================
[10:21:47] [PASSED] No DMA allocations, no DMA32 required
[10:21:47] [PASSED] DMA allocations, DMA32 required
[10:21:47] [PASSED] No DMA allocations, DMA32 required
[10:21:47] [PASSED] DMA allocations, no DMA32 required
[10:21:47] ============== [PASSED] ttm_device_init_pools ==============
[10:21:47] =================== [PASSED] ttm_device ====================
[10:21:47] ================== ttm_pool (8 subtests) ===================
[10:21:47] ================== ttm_pool_alloc_basic  ===================
[10:21:47] [PASSED] One page
[10:21:47] [PASSED] More than one page
[10:21:47] [PASSED] Above the allocation limit
[10:21:47] [PASSED] One page, with coherent DMA mappings enabled
[10:21:47] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[10:21:47] ============== [PASSED] ttm_pool_alloc_basic ===============
[10:21:47] ============== ttm_pool_alloc_basic_dma_addr  ==============
[10:21:47] [PASSED] One page
[10:21:47] [PASSED] More than one page
[10:21:47] [PASSED] Above the allocation limit
[10:21:47] [PASSED] One page, with coherent DMA mappings enabled
[10:21:47] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[10:21:47] ========== [PASSED] ttm_pool_alloc_basic_dma_addr ==========
[10:21:47] [PASSED] ttm_pool_alloc_order_caching_match
[10:21:47] [PASSED] ttm_pool_alloc_caching_mismatch
[10:21:47] [PASSED] ttm_pool_alloc_order_mismatch
[10:21:47] [PASSED] ttm_pool_free_dma_alloc
[10:21:47] [PASSED] ttm_pool_free_no_dma_alloc
[10:21:47] [PASSED] ttm_pool_fini_basic
[10:21:47] ==================== [PASSED] ttm_pool =====================
[10:21:47] ================ ttm_resource (8 subtests) =================
[10:21:47] ================= ttm_resource_init_basic  =================
[10:21:47] [PASSED] Init resource in TTM_PL_SYSTEM
[10:21:47] [PASSED] Init resource in TTM_PL_VRAM
[10:21:47] [PASSED] Init resource in a private placement
[10:21:47] [PASSED] Init resource in TTM_PL_SYSTEM, set placement flags
[10:21:47] ============= [PASSED] ttm_resource_init_basic =============
[10:21:47] [PASSED] ttm_resource_init_pinned
[10:21:47] [PASSED] ttm_resource_fini_basic
[10:21:47] [PASSED] ttm_resource_manager_init_basic
[10:21:47] [PASSED] ttm_resource_manager_usage_basic
[10:21:47] [PASSED] ttm_resource_manager_set_used_basic
[10:21:47] [PASSED] ttm_sys_man_alloc_basic
[10:21:47] [PASSED] ttm_sys_man_free_basic
[10:21:47] ================== [PASSED] ttm_resource ===================
[10:21:47] =================== ttm_tt (15 subtests) ===================
[10:21:47] ==================== ttm_tt_init_basic  ====================
[10:21:47] [PASSED] Page-aligned size
[10:21:47] [PASSED] Extra pages requested
[10:21:47] ================ [PASSED] ttm_tt_init_basic ================
[10:21:47] [PASSED] ttm_tt_init_misaligned
[10:21:47] [PASSED] ttm_tt_fini_basic
[10:21:47] [PASSED] ttm_tt_fini_sg
[10:21:47] [PASSED] ttm_tt_fini_shmem
[10:21:47] [PASSED] ttm_tt_create_basic
[10:21:47] [PASSED] ttm_tt_create_invalid_bo_type
[10:21:47] [PASSED] ttm_tt_create_ttm_exists
[10:21:47] [PASSED] ttm_tt_create_failed
[10:21:47] [PASSED] ttm_tt_destroy_basic
[10:21:47] [PASSED] ttm_tt_populate_null_ttm
[10:21:47] [PASSED] ttm_tt_populate_populated_ttm
[10:21:47] [PASSED] ttm_tt_unpopulate_basic
[10:21:47] [PASSED] ttm_tt_unpopulate_empty_ttm
[10:21:47] [PASSED] ttm_tt_swapin_basic
[10:21:47] ===================== [PASSED] ttm_tt ======================
[10:21:47] =================== ttm_bo (14 subtests) ===================
[10:21:47] =========== ttm_bo_reserve_optimistic_no_ticket  ===========
[10:21:47] [PASSED] Cannot be interrupted and sleeps
[10:21:47] [PASSED] Cannot be interrupted, locks straight away
[10:21:47] [PASSED] Can be interrupted, sleeps
[10:21:47] ======= [PASSED] ttm_bo_reserve_optimistic_no_ticket =======
[10:21:47] [PASSED] ttm_bo_reserve_locked_no_sleep
[10:21:47] [PASSED] ttm_bo_reserve_no_wait_ticket
[10:21:47] [PASSED] ttm_bo_reserve_double_resv
[10:21:47] [PASSED] ttm_bo_reserve_interrupted
[10:21:47] [PASSED] ttm_bo_reserve_deadlock
[10:21:47] [PASSED] ttm_bo_unreserve_basic
[10:21:47] [PASSED] ttm_bo_unreserve_pinned
[10:21:47] [PASSED] ttm_bo_unreserve_bulk
[10:21:47] [PASSED] ttm_bo_put_basic
[10:21:47] [PASSED] ttm_bo_put_shared_resv
[10:21:47] [PASSED] ttm_bo_pin_basic
[10:21:47] [PASSED] ttm_bo_pin_unpin_resource
[10:21:47] [PASSED] ttm_bo_multiple_pin_one_unpin
[10:21:47] ===================== [PASSED] ttm_bo ======================
[10:21:47] ============== ttm_bo_validate (21 subtests) ===============
[10:21:47] ============== ttm_bo_init_reserved_sys_man  ===============
[10:21:47] [PASSED] Buffer object for userspace
[10:21:47] [PASSED] Kernel buffer object
[10:21:47] [PASSED] Shared buffer object
[10:21:47] ========== [PASSED] ttm_bo_init_reserved_sys_man ===========
[10:21:47] ============== ttm_bo_init_reserved_mock_man  ==============
[10:21:47] [PASSED] Buffer object for userspace
[10:21:47] [PASSED] Kernel buffer object
[10:21:47] [PASSED] Shared buffer object
[10:21:47] ========== [PASSED] ttm_bo_init_reserved_mock_man ==========
[10:21:47] [PASSED] ttm_bo_init_reserved_resv
[10:21:47] ================== ttm_bo_validate_basic  ==================
[10:21:47] [PASSED] Buffer object for userspace
[10:21:47] [PASSED] Kernel buffer object
[10:21:47] [PASSED] Shared buffer object
[10:21:47] ============== [PASSED] ttm_bo_validate_basic ==============
[10:21:47] [PASSED] ttm_bo_validate_invalid_placement
[10:21:47] ============= ttm_bo_validate_same_placement  ==============
[10:21:47] [PASSED] System manager
[10:21:47] [PASSED] VRAM manager
[10:21:47] ========= [PASSED] ttm_bo_validate_same_placement ==========
[10:21:47] [PASSED] ttm_bo_validate_failed_alloc
[10:21:47] [PASSED] ttm_bo_validate_pinned
[10:21:47] [PASSED] ttm_bo_validate_busy_placement
[10:21:47] ================ ttm_bo_validate_multihop  =================
[10:21:47] [PASSED] Buffer object for userspace
[10:21:47] [PASSED] Kernel buffer object
[10:21:47] [PASSED] Shared buffer object
[10:21:47] ============ [PASSED] ttm_bo_validate_multihop =============
[10:21:47] ========== ttm_bo_validate_no_placement_signaled  ==========
[10:21:47] [PASSED] Buffer object in system domain, no page vector
[10:21:47] [PASSED] Buffer object in system domain with an existing page vector
[10:21:47] ====== [PASSED] ttm_bo_validate_no_placement_signaled ======
[10:21:47] ======== ttm_bo_validate_no_placement_not_signaled  ========
[10:21:47] [PASSED] Buffer object for userspace
[10:21:47] [PASSED] Kernel buffer object
[10:21:47] [PASSED] Shared buffer object
[10:21:47] ==== [PASSED] ttm_bo_validate_no_placement_not_signaled ====
[10:21:47] [PASSED] ttm_bo_validate_move_fence_signaled
[10:21:47] ========= ttm_bo_validate_move_fence_not_signaled  =========
[10:21:47] [PASSED] Waits for GPU
[10:21:47] [PASSED] Tries to lock straight away
[10:21:47] ===== [PASSED] ttm_bo_validate_move_fence_not_signaled =====
[10:21:47] [PASSED] ttm_bo_validate_happy_evict
[10:21:47] [PASSED] ttm_bo_validate_all_pinned_evict
[10:21:47] [PASSED] ttm_bo_validate_allowed_only_evict
[10:21:47] [PASSED] ttm_bo_validate_deleted_evict
[10:21:47] [PASSED] ttm_bo_validate_busy_domain_evict
[10:21:47] [PASSED] ttm_bo_validate_evict_gutting
[10:21:47] [PASSED] ttm_bo_validate_recrusive_evict
stty: 'standard input': Inappropriate ioctl for device
[10:21:47] ================= [PASSED] ttm_bo_validate =================
[10:21:47] ============================================================
[10:21:47] Testing complete. Ran 101 tests: passed: 101
[10:21:47] Elapsed time: 9.820s total, 1.723s configuring, 7.830s building, 0.239s running

+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel



^ permalink raw reply	[flat|nested] 28+ messages in thread

* ✓ Xe.CI.BAT: success for Optimize vrr.guardband and fix LRR (rev6)
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (12 preceding siblings ...)
  2025-08-20 10:21 ` ✓ CI.KUnit: success for Optimize vrr.guardband and fix LRR (rev6) Patchwork
@ 2025-08-20 11:28 ` Patchwork
  2025-08-21  6:40 ` ✓ Xe.CI.Full: " Patchwork
  14 siblings, 0 replies; 28+ messages in thread
From: Patchwork @ 2025-08-20 11:28 UTC (permalink / raw)
  To: Nautiyal, Ankit K; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 2913 bytes --]

== Series Details ==

Series: Optimize vrr.guardband and fix LRR (rev6)
URL   : https://patchwork.freedesktop.org/series/151244/
State : success

== Summary ==

CI Bug Log - changes from xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465_BAT -> xe-pw-151244v6_BAT
====================================================

Summary
-------

  **SUCCESS**

  No regressions found.

  

Participating hosts (11 -> 8)
------------------------------

  Missing    (3): bat-adlp-vm bat-atsm-2 bat-ptl-vm 

Possible new issues
-------------------

  Here are the unknown changes that may have been introduced in xe-pw-151244v6_BAT:

### IGT changes ###

#### Suppressed ####

  The following results come from untrusted machines, tests, or statuses.
  They do not affect the overall result.

  * igt@kms_cursor_legacy@basic-flip-after-cursor-atomic:
    - {bat-ptl-2}:        [PASS][1] -> [FAIL][2] +5 other tests fail
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/bat-ptl-2/igt@kms_cursor_legacy@basic-flip-after-cursor-atomic.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/bat-ptl-2/igt@kms_cursor_legacy@basic-flip-after-cursor-atomic.html

  
Known issues
------------

  Here are the changes found in xe-pw-151244v6_BAT that come from known issues:

### IGT changes ###

#### Issues hit ####

  * igt@kms_flip@basic-plain-flip@c-edp1:
    - bat-adlp-7:         [PASS][3] -> [DMESG-WARN][4] ([Intel XE#4543]) +1 other test dmesg-warn
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/bat-adlp-7/igt@kms_flip@basic-plain-flip@c-edp1.html
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/bat-adlp-7/igt@kms_flip@basic-plain-flip@c-edp1.html

  
#### Possible fixes ####

  * igt@xe_pat@pat-index-xe2@render:
    - bat-bmg-2:          [FAIL][5] ([Intel XE#5507]) -> [PASS][6] +1 other test pass
   [5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/bat-bmg-2/igt@xe_pat@pat-index-xe2@render.html
   [6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/bat-bmg-2/igt@xe_pat@pat-index-xe2@render.html

  
  {name}: This element is suppressed. This means it is ignored when computing
          the status of the difference (SUCCESS, WARNING, or FAILURE).

  [Intel XE#4543]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4543
  [Intel XE#5507]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5507
  [Intel XE#5783]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5783


Build changes
-------------

  * Linux: xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465 -> xe-pw-151244v6

  IGT_8498: 8498
  xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465: 75c7076379611a94502e5a15f26e5b11ea80b465
  xe-pw-151244v6: 151244v6

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/index.html

[-- Attachment #2: Type: text/html, Size: 3465 bytes --]

^ permalink raw reply	[flat|nested] 28+ messages in thread

* ✓ Xe.CI.Full: success for Optimize vrr.guardband and fix LRR (rev6)
  2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
                   ` (13 preceding siblings ...)
  2025-08-20 11:28 ` ✓ Xe.CI.BAT: " Patchwork
@ 2025-08-21  6:40 ` Patchwork
  14 siblings, 0 replies; 28+ messages in thread
From: Patchwork @ 2025-08-21  6:40 UTC (permalink / raw)
  To: Nautiyal, Ankit K; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 38010 bytes --]

== Series Details ==

Series: Optimize vrr.guardband and fix LRR (rev6)
URL   : https://patchwork.freedesktop.org/series/151244/
State : success

== Summary ==

CI Bug Log - changes from xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465_FULL -> xe-pw-151244v6_FULL
====================================================

Summary
-------

  **SUCCESS**

  No regressions found.

  

Participating hosts (4 -> 4)
------------------------------

  No changes in participating hosts

Possible new issues
-------------------

  Here are the unknown changes that may have been introduced in xe-pw-151244v6_FULL:

### IGT changes ###

#### Suppressed ####

  The following results come from untrusted machines, tests, or statuses.
  They do not affect the overall result.

  * {igt@kms_pipe_stress@stress-xrgb8888-4tiled}:
    - shard-bmg:          [PASS][1] -> [FAIL][2] +1 other test fail
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_pipe_stress@stress-xrgb8888-4tiled.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_pipe_stress@stress-xrgb8888-4tiled.html

  
New tests
---------

  New tests have been introduced between xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465_FULL and xe-pw-151244v6_FULL:

### New IGT tests (1) ###

  * igt@xe_vm:
    - Statuses : 1 incomplete(s)
    - Exec time: [0.0] s

  

Known issues
------------

  Here are the changes found in xe-pw-151244v6_FULL that come from known issues:

### IGT changes ###

#### Issues hit ####

  * igt@kms_async_flips@async-flip-suspend-resume@pipe-c-hdmi-a-1:
    - shard-adlp:         [PASS][3] -> [DMESG-WARN][4] ([Intel XE#2953] / [Intel XE#4173]) +3 other tests dmesg-warn
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-9/igt@kms_async_flips@async-flip-suspend-resume@pipe-c-hdmi-a-1.html
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-4/igt@kms_async_flips@async-flip-suspend-resume@pipe-c-hdmi-a-1.html

  * igt@kms_atomic_transition@plane-use-after-nonblocking-unbind:
    - shard-bmg:          [PASS][5] -> [FAIL][6] ([Intel XE#3908]) +1 other test fail
   [5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_atomic_transition@plane-use-after-nonblocking-unbind.html
   [6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_atomic_transition@plane-use-after-nonblocking-unbind.html

  * igt@kms_big_fb@y-tiled-max-hw-stride-64bpp-rotate-180-hflip-async-flip:
    - shard-adlp:         [PASS][7] -> [DMESG-FAIL][8] ([Intel XE#4543]) +2 other tests dmesg-fail
   [7]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-1/igt@kms_big_fb@y-tiled-max-hw-stride-64bpp-rotate-180-hflip-async-flip.html
   [8]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-3/igt@kms_big_fb@y-tiled-max-hw-stride-64bpp-rotate-180-hflip-async-flip.html

  * igt@kms_big_fb@yf-tiled-max-hw-stride-64bpp-rotate-180:
    - shard-bmg:          NOTRUN -> [SKIP][9] ([Intel XE#1124]) +3 other tests skip
   [9]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-7/igt@kms_big_fb@yf-tiled-max-hw-stride-64bpp-rotate-180.html

  * igt@kms_bw@linear-tiling-2-displays-2160x1440p:
    - shard-bmg:          NOTRUN -> [SKIP][10] ([Intel XE#367]) +1 other test skip
   [10]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_bw@linear-tiling-2-displays-2160x1440p.html

  * igt@kms_ccs@crc-primary-basic-4-tiled-mtl-rc-ccs@pipe-b-hdmi-a-6:
    - shard-dg2-set2:     NOTRUN -> [SKIP][11] ([Intel XE#787]) +139 other tests skip
   [11]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-435/igt@kms_ccs@crc-primary-basic-4-tiled-mtl-rc-ccs@pipe-b-hdmi-a-6.html

  * igt@kms_ccs@crc-primary-basic-y-tiled-gen12-rc-ccs-cc:
    - shard-bmg:          NOTRUN -> [SKIP][12] ([Intel XE#2887]) +2 other tests skip
   [12]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_ccs@crc-primary-basic-y-tiled-gen12-rc-ccs-cc.html

  * igt@kms_ccs@crc-primary-suspend-4-tiled-dg2-rc-ccs-cc:
    - shard-bmg:          NOTRUN -> [SKIP][13] ([Intel XE#3432])
   [13]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_ccs@crc-primary-suspend-4-tiled-dg2-rc-ccs-cc.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-b-dp-4:
    - shard-dg2-set2:     [PASS][14] -> [INCOMPLETE][15] ([Intel XE#1727] / [Intel XE#3113] / [Intel XE#4212] / [Intel XE#4522]) +1 other test incomplete
   [14]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-434/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-b-dp-4.html
   [15]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-464/igt@kms_ccs@random-ccs-data-4-tiled-dg2-mc-ccs@pipe-b-dp-4.html

  * igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs-cc:
    - shard-dg2-set2:     [PASS][16] -> [INCOMPLETE][17] ([Intel XE#2705] / [Intel XE#4212]) +1 other test incomplete
   [16]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-464/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs-cc.html
   [17]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-436/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs-cc.html

  * igt@kms_ccs@random-ccs-data-y-tiled-ccs@pipe-d-dp-2:
    - shard-dg2-set2:     NOTRUN -> [SKIP][18] ([Intel XE#455] / [Intel XE#787]) +19 other tests skip
   [18]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-432/igt@kms_ccs@random-ccs-data-y-tiled-ccs@pipe-d-dp-2.html

  * igt@kms_cdclk@mode-transition-all-outputs:
    - shard-bmg:          NOTRUN -> [SKIP][19] ([Intel XE#2724])
   [19]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-7/igt@kms_cdclk@mode-transition-all-outputs.html

  * igt@kms_chamelium_color@ctm-0-50:
    - shard-bmg:          NOTRUN -> [SKIP][20] ([Intel XE#2325]) +1 other test skip
   [20]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_chamelium_color@ctm-0-50.html

  * igt@kms_chamelium_frames@hdmi-aspect-ratio:
    - shard-bmg:          NOTRUN -> [SKIP][21] ([Intel XE#2252]) +2 other tests skip
   [21]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_chamelium_frames@hdmi-aspect-ratio.html

  * igt@kms_content_protection@legacy@pipe-a-dp-2:
    - shard-dg2-set2:     NOTRUN -> [FAIL][22] ([Intel XE#1178])
   [22]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-432/igt@kms_content_protection@legacy@pipe-a-dp-2.html

  * igt@kms_content_protection@uevent@pipe-a-dp-4:
    - shard-dg2-set2:     NOTRUN -> [FAIL][23] ([Intel XE#1188])
   [23]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-433/igt@kms_content_protection@uevent@pipe-a-dp-4.html

  * igt@kms_cursor_crc@cursor-onscreen-64x21:
    - shard-bmg:          NOTRUN -> [SKIP][24] ([Intel XE#2320])
   [24]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_cursor_crc@cursor-onscreen-64x21.html

  * igt@kms_cursor_crc@cursor-rapid-movement-512x512:
    - shard-bmg:          NOTRUN -> [SKIP][25] ([Intel XE#2321])
   [25]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_cursor_crc@cursor-rapid-movement-512x512.html

  * igt@kms_cursor_legacy@cursorb-vs-flipa-legacy:
    - shard-bmg:          [PASS][26] -> [SKIP][27] ([Intel XE#2291]) +4 other tests skip
   [26]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_cursor_legacy@cursorb-vs-flipa-legacy.html
   [27]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_cursor_legacy@cursorb-vs-flipa-legacy.html

  * igt@kms_cursor_legacy@flip-vs-cursor-atomic:
    - shard-bmg:          [PASS][28] -> [FAIL][29] ([Intel XE#1475])
   [28]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-4/igt@kms_cursor_legacy@flip-vs-cursor-atomic.html
   [29]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_cursor_legacy@flip-vs-cursor-atomic.html

  * igt@kms_cursor_legacy@flip-vs-cursor-legacy:
    - shard-bmg:          [PASS][30] -> [FAIL][31] ([Intel XE#5299])
   [30]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html
   [31]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html

  * igt@kms_cursor_legacy@torture-bo:
    - shard-bmg:          [PASS][32] -> [DMESG-WARN][33] ([Intel XE#5354]) +1 other test dmesg-warn
   [32]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-3/igt@kms_cursor_legacy@torture-bo.html
   [33]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-8/igt@kms_cursor_legacy@torture-bo.html

  * igt@kms_dither@fb-8bpc-vs-panel-6bpc@pipe-a-hdmi-a-2:
    - shard-dg2-set2:     NOTRUN -> [SKIP][34] ([Intel XE#4494])
   [34]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-432/igt@kms_dither@fb-8bpc-vs-panel-6bpc@pipe-a-hdmi-a-2.html

  * igt@kms_fbc_dirty_rect@fbc-dirty-rectangle-dirtyfb-tests:
    - shard-bmg:          NOTRUN -> [SKIP][35] ([Intel XE#4422])
   [35]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_fbc_dirty_rect@fbc-dirty-rectangle-dirtyfb-tests.html

  * igt@kms_fbcon_fbt@psr-suspend:
    - shard-lnl:          [PASS][36] -> [FAIL][37] ([Intel XE#4164])
   [36]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-lnl-4/igt@kms_fbcon_fbt@psr-suspend.html
   [37]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-2/igt@kms_fbcon_fbt@psr-suspend.html

  * igt@kms_flip@2x-flip-vs-modeset-vs-hang:
    - shard-bmg:          [PASS][38] -> [SKIP][39] ([Intel XE#2316]) +2 other tests skip
   [38]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-1/igt@kms_flip@2x-flip-vs-modeset-vs-hang.html
   [39]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_flip@2x-flip-vs-modeset-vs-hang.html

  * igt@kms_flip@flip-vs-rmfb-interruptible:
    - shard-adlp:         [PASS][40] -> [DMESG-WARN][41] ([Intel XE#4543] / [Intel XE#5208])
   [40]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-1/igt@kms_flip@flip-vs-rmfb-interruptible.html
   [41]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-3/igt@kms_flip@flip-vs-rmfb-interruptible.html

  * igt@kms_flip@flip-vs-rmfb-interruptible@b-hdmi-a1:
    - shard-adlp:         [PASS][42] -> [DMESG-WARN][43] ([Intel XE#4543]) +5 other tests dmesg-warn
   [42]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-1/igt@kms_flip@flip-vs-rmfb-interruptible@b-hdmi-a1.html
   [43]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-3/igt@kms_flip@flip-vs-rmfb-interruptible@b-hdmi-a1.html

  * igt@kms_flip_scaled_crc@flip-32bpp-yftile-to-32bpp-yftileccs-upscaling:
    - shard-bmg:          NOTRUN -> [SKIP][44] ([Intel XE#2293] / [Intel XE#2380]) +2 other tests skip
   [44]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_flip_scaled_crc@flip-32bpp-yftile-to-32bpp-yftileccs-upscaling.html

  * igt@kms_flip_scaled_crc@flip-32bpp-yftile-to-32bpp-yftileccs-upscaling@pipe-a-valid-mode:
    - shard-bmg:          NOTRUN -> [SKIP][45] ([Intel XE#2293]) +2 other tests skip
   [45]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_flip_scaled_crc@flip-32bpp-yftile-to-32bpp-yftileccs-upscaling@pipe-a-valid-mode.html

  * igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-y-to-x:
    - shard-adlp:         [PASS][46] -> [FAIL][47] ([Intel XE#1874])
   [46]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-8/igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-y-to-x.html
   [47]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-6/igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-y-to-x.html

  * igt@kms_frontbuffer_tracking@drrs-rgb101010-draw-blt:
    - shard-bmg:          NOTRUN -> [SKIP][48] ([Intel XE#2311]) +13 other tests skip
   [48]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-7/igt@kms_frontbuffer_tracking@drrs-rgb101010-draw-blt.html

  * igt@kms_frontbuffer_tracking@fbc-2p-primscrn-pri-indfb-draw-mmap-wc:
    - shard-bmg:          NOTRUN -> [SKIP][49] ([Intel XE#5390]) +4 other tests skip
   [49]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_frontbuffer_tracking@fbc-2p-primscrn-pri-indfb-draw-mmap-wc.html

  * igt@kms_frontbuffer_tracking@fbcpsr-2p-scndscrn-shrfb-plflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][50] ([Intel XE#2313]) +5 other tests skip
   [50]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_frontbuffer_tracking@fbcpsr-2p-scndscrn-shrfb-plflip-blt.html

  * igt@kms_joiner@basic-max-non-joiner:
    - shard-bmg:          NOTRUN -> [SKIP][51] ([Intel XE#4298])
   [51]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_joiner@basic-max-non-joiner.html

  * igt@kms_plane_cursor@primary@pipe-a-hdmi-a-6-size-256:
    - shard-dg2-set2:     NOTRUN -> [FAIL][52] ([Intel XE#616]) +2 other tests fail
   [52]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-435/igt@kms_plane_cursor@primary@pipe-a-hdmi-a-6-size-256.html

  * igt@kms_plane_lowres@tiling-yf:
    - shard-bmg:          NOTRUN -> [SKIP][53] ([Intel XE#2393])
   [53]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_plane_lowres@tiling-yf.html

  * igt@kms_plane_multiple@2x-tiling-4:
    - shard-bmg:          [PASS][54] -> [SKIP][55] ([Intel XE#4596])
   [54]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-1/igt@kms_plane_multiple@2x-tiling-4.html
   [55]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_plane_multiple@2x-tiling-4.html

  * igt@kms_pm_dc@dc3co-vpb-simulation:
    - shard-bmg:          NOTRUN -> [SKIP][56] ([Intel XE#2391])
   [56]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_pm_dc@dc3co-vpb-simulation.html

  * igt@kms_psr2_sf@psr2-overlay-plane-update-sf-dmg-area:
    - shard-bmg:          NOTRUN -> [SKIP][57] ([Intel XE#1489] / [Intel XE#5899]) +3 other tests skip
   [57]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_psr2_sf@psr2-overlay-plane-update-sf-dmg-area.html

  * igt@kms_psr@pr-sprite-plane-onoff:
    - shard-bmg:          NOTRUN -> [SKIP][58] ([Intel XE#2234] / [Intel XE#2850] / [Intel XE#5899]) +2 other tests skip
   [58]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@kms_psr@pr-sprite-plane-onoff.html

  * igt@kms_setmode@basic:
    - shard-bmg:          [PASS][59] -> [FAIL][60] ([Intel XE#2883]) +2 other tests fail
   [59]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-3/igt@kms_setmode@basic.html
   [60]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-8/igt@kms_setmode@basic.html
    - shard-adlp:         [PASS][61] -> [FAIL][62] ([Intel XE#2883]) +1 other test fail
   [61]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-3/igt@kms_setmode@basic.html
   [62]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-1/igt@kms_setmode@basic.html
    - shard-dg2-set2:     [PASS][63] -> [FAIL][64] ([Intel XE#2883])
   [63]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-432/igt@kms_setmode@basic.html
   [64]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-435/igt@kms_setmode@basic.html

  * igt@kms_setmode@basic@pipe-a-hdmi-a-6:
    - shard-dg2-set2:     NOTRUN -> [FAIL][65] ([Intel XE#2883]) +1 other test fail
   [65]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-435/igt@kms_setmode@basic@pipe-a-hdmi-a-6.html

  * igt@xe_eudebug_online@stopped-thread:
    - shard-bmg:          NOTRUN -> [SKIP][66] ([Intel XE#4837]) +4 other tests skip
   [66]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-7/igt@xe_eudebug_online@stopped-thread.html

  * igt@xe_exec_basic@multigpu-many-execqueues-many-vm-basic-defer-bind:
    - shard-dg2-set2:     [PASS][67] -> [SKIP][68] ([Intel XE#1392]) +7 other tests skip
   [67]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-463/igt@xe_exec_basic@multigpu-many-execqueues-many-vm-basic-defer-bind.html
   [68]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-432/igt@xe_exec_basic@multigpu-many-execqueues-many-vm-basic-defer-bind.html

  * igt@xe_exec_basic@multigpu-many-execqueues-many-vm-bindexecqueue-userptr:
    - shard-bmg:          NOTRUN -> [SKIP][69] ([Intel XE#2322]) +4 other tests skip
   [69]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_exec_basic@multigpu-many-execqueues-many-vm-bindexecqueue-userptr.html

  * igt@xe_exec_basic@multigpu-once-bindexecqueue:
    - shard-lnl:          NOTRUN -> [SKIP][70] ([Intel XE#1392])
   [70]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-3/igt@xe_exec_basic@multigpu-once-bindexecqueue.html

  * igt@xe_exec_reset@gt-reset-stress:
    - shard-adlp:         [PASS][71] -> [ABORT][72] ([Intel XE#5729])
   [71]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-2/igt@xe_exec_reset@gt-reset-stress.html
   [72]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-3/igt@xe_exec_reset@gt-reset-stress.html

  * igt@xe_exec_system_allocator@threads-many-large-mmap-free-huge:
    - shard-bmg:          NOTRUN -> [SKIP][73] ([Intel XE#4943]) +8 other tests skip
   [73]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-7/igt@xe_exec_system_allocator@threads-many-large-mmap-free-huge.html

  * igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit:
    - shard-bmg:          NOTRUN -> [SKIP][74] ([Intel XE#2229])
   [74]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit.html

  * igt@xe_peer2peer@read:
    - shard-bmg:          NOTRUN -> [SKIP][75] ([Intel XE#2427])
   [75]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_peer2peer@read.html

  * igt@xe_pmu@gt-frequency:
    - shard-dg2-set2:     [PASS][76] -> [FAIL][77] ([Intel XE#5166]) +1 other test fail
   [76]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-432/igt@xe_pmu@gt-frequency.html
   [77]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-435/igt@xe_pmu@gt-frequency.html

  * igt@xe_pxp@display-black-pxp-fb:
    - shard-bmg:          NOTRUN -> [SKIP][78] ([Intel XE#4733])
   [78]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_pxp@display-black-pxp-fb.html

  * igt@xe_query@multigpu-query-gt-list:
    - shard-bmg:          NOTRUN -> [SKIP][79] ([Intel XE#944])
   [79]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_query@multigpu-query-gt-list.html

  * igt@xe_vm (NEW):
    - shard-bmg:          NOTRUN -> [INCOMPLETE][80] ([Intel XE#2594])
   [80]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-4/igt@xe_vm.html

  
#### Possible fixes ####

  * igt@kms_big_fb@4-tiled-max-hw-stride-64bpp-rotate-180-async-flip:
    - shard-bmg:          [DMESG-WARN][81] ([Intel XE#3428] / [Intel XE#5215]) -> [PASS][82] +17 other tests pass
   [81]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_big_fb@4-tiled-max-hw-stride-64bpp-rotate-180-async-flip.html
   [82]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_big_fb@4-tiled-max-hw-stride-64bpp-rotate-180-async-flip.html

  * igt@kms_cursor_legacy@cursora-vs-flipb-atomic-transitions-varying-size:
    - shard-bmg:          [SKIP][83] ([Intel XE#2291]) -> [PASS][84]
   [83]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_cursor_legacy@cursora-vs-flipb-atomic-transitions-varying-size.html
   [84]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_cursor_legacy@cursora-vs-flipb-atomic-transitions-varying-size.html

  * igt@kms_flip@2x-flip-vs-blocking-wf-vblank:
    - shard-bmg:          [SKIP][85] ([Intel XE#2316]) -> [PASS][86]
   [85]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_flip@2x-flip-vs-blocking-wf-vblank.html
   [86]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_flip@2x-flip-vs-blocking-wf-vblank.html

  * igt@kms_flip@basic-plain-flip@b-hdmi-a1:
    - shard-adlp:         [DMESG-WARN][87] ([Intel XE#4543]) -> [PASS][88] +1 other test pass
   [87]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-9/igt@kms_flip@basic-plain-flip@b-hdmi-a1.html
   [88]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-8/igt@kms_flip@basic-plain-flip@b-hdmi-a1.html

  * igt@kms_flip@flip-vs-expired-vblank@b-edp1:
    - shard-lnl:          [FAIL][89] ([Intel XE#301]) -> [PASS][90] +3 other tests pass
   [89]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-lnl-1/igt@kms_flip@flip-vs-expired-vblank@b-edp1.html
   [90]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-7/igt@kms_flip@flip-vs-expired-vblank@b-edp1.html

  * igt@kms_flip@flip-vs-suspend-interruptible:
    - shard-adlp:         [DMESG-WARN][91] ([Intel XE#2953] / [Intel XE#4173]) -> [PASS][92] +3 other tests pass
   [91]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-1/igt@kms_flip@flip-vs-suspend-interruptible.html
   [92]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-4/igt@kms_flip@flip-vs-suspend-interruptible.html

  * igt@kms_flip@wf_vblank-ts-check-interruptible:
    - shard-bmg:          [DMESG-FAIL][93] ([Intel XE#3428] / [Intel XE#5215]) -> [PASS][94]
   [93]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_flip@wf_vblank-ts-check-interruptible.html
   [94]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_flip@wf_vblank-ts-check-interruptible.html

  * igt@kms_flip_tiling@flip-change-tiling@pipe-b-hdmi-a-1-x-to-x:
    - shard-adlp:         [DMESG-FAIL][95] ([Intel XE#4543]) -> [PASS][96] +1 other test pass
   [95]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-8/igt@kms_flip_tiling@flip-change-tiling@pipe-b-hdmi-a-1-x-to-x.html
   [96]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-6/igt@kms_flip_tiling@flip-change-tiling@pipe-b-hdmi-a-1-x-to-x.html

  * igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-x-to-x:
    - shard-adlp:         [FAIL][97] ([Intel XE#1874]) -> [PASS][98]
   [97]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-adlp-8/igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-x-to-x.html
   [98]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-adlp-6/igt@kms_flip_tiling@flip-change-tiling@pipe-c-hdmi-a-1-x-to-x.html

  * igt@kms_plane_scaling@2x-scaler-multi-pipe:
    - shard-bmg:          [SKIP][99] ([Intel XE#2571]) -> [PASS][100]
   [99]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_plane_scaling@2x-scaler-multi-pipe.html
   [100]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_plane_scaling@2x-scaler-multi-pipe.html

  * igt@xe_exec_basic@multigpu-once-basic-defer-mmap:
    - shard-dg2-set2:     [SKIP][101] ([Intel XE#1392]) -> [PASS][102] +6 other tests pass
   [101]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-432/igt@xe_exec_basic@multigpu-once-basic-defer-mmap.html
   [102]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-433/igt@xe_exec_basic@multigpu-once-basic-defer-mmap.html

  * igt@xe_exec_compute_mode@many-bindexecqueue-userptr-rebind:
    - shard-lnl:          [FAIL][103] -> [PASS][104]
   [103]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-lnl-4/igt@xe_exec_compute_mode@many-bindexecqueue-userptr-rebind.html
   [104]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-1/igt@xe_exec_compute_mode@many-bindexecqueue-userptr-rebind.html

  * igt@xe_exec_fault_mode@many-execqueues-bindexecqueue-rebind-prefetch:
    - shard-bmg:          [FAIL][105] -> [PASS][106]
   [105]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-3/igt@xe_exec_fault_mode@many-execqueues-bindexecqueue-rebind-prefetch.html
   [106]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-8/igt@xe_exec_fault_mode@many-execqueues-bindexecqueue-rebind-prefetch.html

  * igt@xe_exec_system_allocator@threads-many-execqueues-mmap-race:
    - shard-bmg:          [DMESG-WARN][107] -> [PASS][108]
   [107]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@xe_exec_system_allocator@threads-many-execqueues-mmap-race.html
   [108]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@xe_exec_system_allocator@threads-many-execqueues-mmap-race.html

  * igt@xe_exec_threads@threads-hang-shared-vm-userptr-rebind:
    - shard-bmg:          [DMESG-WARN][109] ([Intel XE#3428]) -> [PASS][110] +11 other tests pass
   [109]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@xe_exec_threads@threads-hang-shared-vm-userptr-rebind.html
   [110]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@xe_exec_threads@threads-hang-shared-vm-userptr-rebind.html

  
#### Warnings ####

  * igt@kms_content_protection@atomic:
    - shard-bmg:          [INCOMPLETE][111] ([Intel XE#2715] / [Intel XE#4907]) -> [SKIP][112] ([Intel XE#2341])
   [111]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_content_protection@atomic.html
   [112]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_content_protection@atomic.html

  * igt@kms_content_protection@legacy:
    - shard-bmg:          [FAIL][113] ([Intel XE#1178]) -> [SKIP][114] ([Intel XE#2341]) +1 other test skip
   [113]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-1/igt@kms_content_protection@legacy.html
   [114]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_content_protection@legacy.html

  * igt@kms_frontbuffer_tracking@drrs-2p-pri-indfb-multidraw:
    - shard-bmg:          [SKIP][115] ([Intel XE#2312]) -> [SKIP][116] ([Intel XE#2311]) +5 other tests skip
   [115]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_frontbuffer_tracking@drrs-2p-pri-indfb-multidraw.html
   [116]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_frontbuffer_tracking@drrs-2p-pri-indfb-multidraw.html

  * igt@kms_frontbuffer_tracking@drrs-2p-primscrn-pri-indfb-draw-blt:
    - shard-bmg:          [SKIP][117] ([Intel XE#2311]) -> [SKIP][118] ([Intel XE#2312]) +11 other tests skip
   [117]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-7/igt@kms_frontbuffer_tracking@drrs-2p-primscrn-pri-indfb-draw-blt.html
   [118]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_frontbuffer_tracking@drrs-2p-primscrn-pri-indfb-draw-blt.html

  * igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-cur-indfb-draw-render:
    - shard-bmg:          [SKIP][119] ([Intel XE#2312]) -> [SKIP][120] ([Intel XE#5390]) +1 other test skip
   [119]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-cur-indfb-draw-render.html
   [120]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-cur-indfb-draw-render.html

  * igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-onoff:
    - shard-bmg:          [SKIP][121] ([Intel XE#5390]) -> [SKIP][122] ([Intel XE#2312]) +6 other tests skip
   [121]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-1/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-onoff.html
   [122]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-onoff.html

  * igt@kms_frontbuffer_tracking@fbcpsr-2p-scndscrn-cur-indfb-move:
    - shard-bmg:          [SKIP][123] ([Intel XE#2312]) -> [SKIP][124] ([Intel XE#2313]) +3 other tests skip
   [123]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_frontbuffer_tracking@fbcpsr-2p-scndscrn-cur-indfb-move.html
   [124]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-2/igt@kms_frontbuffer_tracking@fbcpsr-2p-scndscrn-cur-indfb-move.html

  * igt@kms_frontbuffer_tracking@psr-2p-primscrn-spr-indfb-fullscreen:
    - shard-bmg:          [SKIP][125] ([Intel XE#2313]) -> [SKIP][126] ([Intel XE#2312]) +13 other tests skip
   [125]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-bmg-6/igt@kms_frontbuffer_tracking@psr-2p-primscrn-spr-indfb-fullscreen.html
   [126]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-bmg-6/igt@kms_frontbuffer_tracking@psr-2p-primscrn-spr-indfb-fullscreen.html

  * igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf:
    - shard-lnl:          [ABORT][127] ([Intel XE#5902]) -> [SKIP][128] ([Intel XE#2893] / [Intel XE#4608] / [Intel XE#5899])
   [127]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-lnl-8/igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf.html
   [128]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-3/igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf.html

  * igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf@pipe-a-edp-1:
    - shard-lnl:          [ABORT][129] ([Intel XE#5902]) -> [SKIP][130] ([Intel XE#4608] / [Intel XE#5899])
   [129]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-lnl-8/igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf@pipe-a-edp-1.html
   [130]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-lnl-3/igt@kms_psr2_sf@fbc-psr2-overlay-plane-move-continuous-sf@pipe-a-edp-1.html

  * igt@xe_peer2peer@read:
    - shard-dg2-set2:     [FAIL][131] ([Intel XE#1173]) -> [SKIP][132] ([Intel XE#1061])
   [131]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465/shard-dg2-463/igt@xe_peer2peer@read.html
   [132]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/shard-dg2-432/igt@xe_peer2peer@read.html

  
  {name}: This element is suppressed. This means it is ignored when computing
          the status of the difference (SUCCESS, WARNING, or FAILURE).

  [Intel XE#1061]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1061
  [Intel XE#1124]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1124
  [Intel XE#1173]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1173
  [Intel XE#1178]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1178
  [Intel XE#1188]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1188
  [Intel XE#1392]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1392
  [Intel XE#1475]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1475
  [Intel XE#1489]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1489
  [Intel XE#1727]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1727
  [Intel XE#1874]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1874
  [Intel XE#2229]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2229
  [Intel XE#2234]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2234
  [Intel XE#2252]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2252
  [Intel XE#2291]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2291
  [Intel XE#2293]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2293
  [Intel XE#2311]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2311
  [Intel XE#2312]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2312
  [Intel XE#2313]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2313
  [Intel XE#2316]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2316
  [Intel XE#2320]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2320
  [Intel XE#2321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2321
  [Intel XE#2322]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2322
  [Intel XE#2325]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2325
  [Intel XE#2341]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2341
  [Intel XE#2380]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2380
  [Intel XE#2391]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2391
  [Intel XE#2393]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2393
  [Intel XE#2427]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2427
  [Intel XE#2571]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2571
  [Intel XE#2594]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2594
  [Intel XE#2705]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2705
  [Intel XE#2715]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2715
  [Intel XE#2724]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2724
  [Intel XE#2850]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2850
  [Intel XE#2883]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2883
  [Intel XE#2887]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2887
  [Intel XE#2893]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2893
  [Intel XE#2953]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2953
  [Intel XE#301]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/301
  [Intel XE#3113]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3113
  [Intel XE#3428]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3428
  [Intel XE#3432]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3432
  [Intel XE#367]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/367
  [Intel XE#3908]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3908
  [Intel XE#4164]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4164
  [Intel XE#4173]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4173
  [Intel XE#4212]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4212
  [Intel XE#4298]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4298
  [Intel XE#4422]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4422
  [Intel XE#4494]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4494
  [Intel XE#4522]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4522
  [Intel XE#4543]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4543
  [Intel XE#455]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/455
  [Intel XE#4596]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4596
  [Intel XE#4608]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4608
  [Intel XE#4733]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4733
  [Intel XE#4837]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4837
  [Intel XE#4907]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4907
  [Intel XE#4943]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4943
  [Intel XE#5166]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5166
  [Intel XE#5208]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5208
  [Intel XE#5215]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5215
  [Intel XE#5299]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5299
  [Intel XE#5354]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5354
  [Intel XE#5390]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5390
  [Intel XE#5729]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5729
  [Intel XE#5899]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5899
  [Intel XE#5902]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5902
  [Intel XE#616]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/616
  [Intel XE#787]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/787
  [Intel XE#944]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/944


Build changes
-------------

  * Linux: xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465 -> xe-pw-151244v6

  IGT_8498: 8498
  xe-3584-75c7076379611a94502e5a15f26e5b11ea80b465: 75c7076379611a94502e5a15f26e5b11ea80b465
  xe-pw-151244v6: 151244v6

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-151244v6/index.html

[-- Attachment #2: Type: text/html, Size: 43032 bytes --]

^ permalink raw reply	[flat|nested] 28+ messages in thread

* Re: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-20  8:04 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
@ 2025-08-22 11:23   ` Jani Nikula
  2025-08-24  4:36     ` Nautiyal, Ankit K
  0 siblings, 1 reply; 28+ messages in thread
From: Jani Nikula @ 2025-08-22 11:23 UTC (permalink / raw)
  To: Ankit Nautiyal, intel-gfx, intel-xe
  Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

On Wed, 20 Aug 2025, Ankit Nautiyal <ankit.k.nautiyal@intel.com> wrote:
> Currently dsc/scaler prefill latencies are handled during watermark
> calculations. With the optimized guardband, we need to compute the
> latencies to find the minimum guardband that works for most cases.
> Extract the helpers to compute these latencies, so that they can be used
> while computing vrr guardband.
>
> While at it, put declarations in reverse xmas tree order for better
> redability.
>
> v2: Initialize {h,v}scale_k to 0, and simplify the check in
> intel_display_scaler_prefill_latency(). (Mitul)
>
> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
> ---
>  drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
>  drivers/gpu/drm/i915/display/intel_display.h |  8 ++++

Side note, basically adding anything to intel_display.c becomes a new
todo item of things to move out of intel_display.c.

It has long been a dumping ground, and continues to be so. :(

BR,
Jani.


>  drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>  3 files changed, 62 insertions(+), 25 deletions(-)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
> index c1a3a95c65f0..62ec95a75154 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.c
> +++ b/drivers/gpu/drm/i915/display/intel_display.c
> @@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct intel_display *display)
>  
>  	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
>  }
> +
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime)
> +{
> +	int scaler_prefill_latency;
> +
> +	scaler_prefill_latency = 4 * linetime +
> +				 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
> +						   chroma_downscaling_factor), 1000000);
> +
> +	scaler_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return scaler_prefill_latency;
> +}
> +
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime)
> +{
> +	int dsc_prefill_latency;
> +
> +	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
> +
> +	for (int i = 0; i < num_scaler_users; i++)
> +		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
> +						       1000000);
> +	dsc_prefill_latency *= cdclk_prefill_adjustment;
> +
> +	return dsc_prefill_latency;
> +}
> diff --git a/drivers/gpu/drm/i915/display/intel_display.h b/drivers/gpu/drm/i915/display/intel_display.h
> index 37e2ab301a80..8d094b0a8c6b 100644
> --- a/drivers/gpu/drm/i915/display/intel_display.h
> +++ b/drivers/gpu/drm/i915/display/intel_display.h
> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display, enum port port);
>  
>  bool intel_scanout_needs_vtd_wa(struct intel_display *display);
>  int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
> +					 int chroma_downscaling_factor,
> +					 int cdclk_prefill_adjustment,
> +					 int linetime);
> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
> +				      int chroma_downscaling_factor,
> +				      int cdclk_prefill_adjustment,
> +				      int linetime);
>  
>  #endif
> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
> index 97b42bbf5642..f0213785e9fc 100644
> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
>  static int
>  dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  {
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
> +	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>  	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> -	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
> +	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
> +	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>  	u32 dsc_prefill_latency = 0;
>  
>  	if (!crtc_state->dsc.compression_enable ||
> @@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  	    num_scaler_users > crtc->num_scalers)
>  		return dsc_prefill_latency;
>  
> -	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
> -
>  	for (int i = 0; i < num_scaler_users; i++) {
> -		u64 hscale_k, vscale_k;
> -
> -		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
> -		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
> -		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
> -						       1000000);
> +		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
> +		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
>  	}
>  
> -	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	dsc_prefill_latency =
> +		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
> +						  chroma_downscaling_factor,
> +						  cdclk_prefill_adjustment(crtc_state),
> +						  linetime);
>  
>  	return dsc_prefill_latency;
>  }
> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  static int
>  scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>  {
> -	const struct intel_crtc_scaler_state *scaler_state =
> -					&crtc_state->scaler_state;
> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
> +	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>  	int num_scaler_users = hweight32(scaler_state->scaler_users);
> +	u64 hscale_k = 0, vscale_k = 0;
>  	int scaler_prefill_latency = 0;
>  
>  	if (!num_scaler_users)
>  		return scaler_prefill_latency;
>  
> -	scaler_prefill_latency = 4 * linetime;
> -
>  	if (num_scaler_users > 1) {
> -		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
> -		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
> -		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
> -		int latency;
> -
> -		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
> -					    chroma_downscaling_factor), 1000000);
> -		scaler_prefill_latency += latency;
> +		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
> +		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
>  	}
>  
> -	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
> +	scaler_prefill_latency =
> +		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
> +						     chroma_downscaling_factor,
> +						     cdclk_prefill_adjustment(crtc_state),
> +						     linetime);
>  
>  	return scaler_prefill_latency;
>  }

-- 
Jani Nikula, Intel

^ permalink raw reply	[flat|nested] 28+ messages in thread

* Re: [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies
  2025-08-20  8:04 ` [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies Ankit Nautiyal
@ 2025-08-22 11:31   ` Jani Nikula
  2025-08-24  4:22     ` Nautiyal, Ankit K
  0 siblings, 1 reply; 28+ messages in thread
From: Jani Nikula @ 2025-08-22 11:31 UTC (permalink / raw)
  To: Ankit Nautiyal, intel-gfx, intel-xe
  Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

On Wed, 20 Aug 2025, Ankit Nautiyal <ankit.k.nautiyal@intel.com> wrote:
> +	if (HAS_VRR(display) && intel_vrr_possible(crtc_state)) {

Nitpick, and a tangential to designing stuff:

intel_vrr_possible() never returns true for !HAS_VRR(). The HAS_VRR()
check is redundant. Adding redundant checks adds uncertainty about what
intel_vrr_possible() can return. "Whoa, can it return true even for
!HAS_VRR()? Why?" And then it reinforces the mentality that everything
needs redundancy and double checking.

This is not about just that one check and one line. The idea is that for
most "has feature" checks that enable something in the crtc state, you
do that check in very few places, and the fields in crtc state dictate
the rest. You're not supposed to have to second guess what crtc state
has.

Food for though.


BR,
Jani.


-- 
Jani Nikula, Intel

^ permalink raw reply	[flat|nested] 28+ messages in thread

* Re: [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies
  2025-08-22 11:31   ` Jani Nikula
@ 2025-08-24  4:22     ` Nautiyal, Ankit K
  0 siblings, 0 replies; 28+ messages in thread
From: Nautiyal, Ankit K @ 2025-08-24  4:22 UTC (permalink / raw)
  To: Jani Nikula, intel-gfx, intel-xe; +Cc: ville.syrjala, Mitul Golani


On 8/22/2025 5:01 PM, Jani Nikula wrote:
> On Wed, 20 Aug 2025, Ankit Nautiyal <ankit.k.nautiyal@intel.com> wrote:
>> +	if (HAS_VRR(display) && intel_vrr_possible(crtc_state)) {
> Nitpick, and a tangential to designing stuff:
>
> intel_vrr_possible() never returns true for !HAS_VRR(). The HAS_VRR()
> check is redundant. Adding redundant checks adds uncertainty about what
> intel_vrr_possible() can return. "Whoa, can it return true even for
> !HAS_VRR()? Why?" And then it reinforces the mentality that everything
> needs redundancy and double checking.

Hi Jani,

Thanks for the review! You're right : since flipline is only set when 
HAS_VRR() is true, the extra check was unnecessary.

I'll drop the HAS_VRR() check and update the patch.

>
> This is not about just that one check and one line. The idea is that for
> most "has feature" checks that enable something in the crtc state, you
> do that check in very few places, and the fields in crtc state dictate
> the rest. You're not supposed to have to second guess what crtc state
> has.

That makes sense - checking for HAS_* at some places and then trusting 
the crtc state keeps things cleaner.

I noticed a couple of places, where HAS_VRR() and intel_vrr_possible are 
used together. I will go through those and send a follow-up patch to 
simplify them.

I'll also keep this principle in mind while writing and reviewing code 
going forward.

Thanks for the insight!

Regards,

Ankit

>
> Food for though.
>
>
> BR,
> Jani.
>
>

^ permalink raw reply	[flat|nested] 28+ messages in thread

* Re: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-22 11:23   ` Jani Nikula
@ 2025-08-24  4:36     ` Nautiyal, Ankit K
  2025-08-25 12:55       ` Nautiyal, Ankit K
  0 siblings, 1 reply; 28+ messages in thread
From: Nautiyal, Ankit K @ 2025-08-24  4:36 UTC (permalink / raw)
  To: Jani Nikula, intel-gfx, intel-xe; +Cc: ville.syrjala, Mitul Golani


On 8/22/2025 4:53 PM, Jani Nikula wrote:
> On Wed, 20 Aug 2025, Ankit Nautiyal <ankit.k.nautiyal@intel.com> wrote:
>> Currently dsc/scaler prefill latencies are handled during watermark
>> calculations. With the optimized guardband, we need to compute the
>> latencies to find the minimum guardband that works for most cases.
>> Extract the helpers to compute these latencies, so that they can be used
>> while computing vrr guardband.
>>
>> While at it, put declarations in reverse xmas tree order for better
>> redability.
>>
>> v2: Initialize {h,v}scale_k to 0, and simplify the check in
>> intel_display_scaler_prefill_latency(). (Mitul)
>>
>> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
>> Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
>> ---
>>   drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
>>   drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
> Side note, basically adding anything to intel_display.c becomes a new
> todo item of things to move out of intel_display.c.
>
> It has long been a dumping ground, and continues to be so. :(

Thanks, Jani. Understood about intel_display.c being overloaded.

I can keep the latency computation helpers in skl_watermark.c for now to 
avoid adding more to intel_display.c.

Let me know if you'd prefer a different location.


Regards,

Ankit

>
> BR,
> Jani.
>
>
>>   drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>>   3 files changed, 62 insertions(+), 25 deletions(-)
>>
>> diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c
>> index c1a3a95c65f0..62ec95a75154 100644
>> --- a/drivers/gpu/drm/i915/display/intel_display.c
>> +++ b/drivers/gpu/drm/i915/display/intel_display.c
>> @@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct intel_display *display)
>>   
>>   	return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
>>   }
>> +
>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
>> +					 int chroma_downscaling_factor,
>> +					 int cdclk_prefill_adjustment,
>> +					 int linetime)
>> +{
>> +	int scaler_prefill_latency;
>> +
>> +	scaler_prefill_latency = 4 * linetime +
>> +				 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
>> +						   chroma_downscaling_factor), 1000000);
>> +
>> +	scaler_prefill_latency *= cdclk_prefill_adjustment;
>> +
>> +	return scaler_prefill_latency;
>> +}
>> +
>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
>> +				      int chroma_downscaling_factor,
>> +				      int cdclk_prefill_adjustment,
>> +				      int linetime)
>> +{
>> +	int dsc_prefill_latency;
>> +
>> +	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
>> +
>> +	for (int i = 0; i < num_scaler_users; i++)
>> +		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
>> +						       1000000);
>> +	dsc_prefill_latency *= cdclk_prefill_adjustment;
>> +
>> +	return dsc_prefill_latency;
>> +}
>> diff --git a/drivers/gpu/drm/i915/display/intel_display.h b/drivers/gpu/drm/i915/display/intel_display.h
>> index 37e2ab301a80..8d094b0a8c6b 100644
>> --- a/drivers/gpu/drm/i915/display/intel_display.h
>> +++ b/drivers/gpu/drm/i915/display/intel_display.h
>> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display *display, enum port port);
>>   
>>   bool intel_scanout_needs_vtd_wa(struct intel_display *display);
>>   int intel_crtc_num_joined_pipes(const struct intel_crtc_state *crtc_state);
>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 hscale, u64 vscale,
>> +					 int chroma_downscaling_factor,
>> +					 int cdclk_prefill_adjustment,
>> +					 int linetime);
>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
>> +				      int chroma_downscaling_factor,
>> +				      int cdclk_prefill_adjustment,
>> +				      int linetime);
>>   
>>   #endif
>> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
>> index 97b42bbf5642..f0213785e9fc 100644
>> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
>> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
>> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
>>   static int
>>   dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>>   {
>> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
>> +	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>>   	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
>> -	const struct intel_crtc_scaler_state *scaler_state =
>> -					&crtc_state->scaler_state;
>>   	int num_scaler_users = hweight32(scaler_state->scaler_users);
>> -	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>> +	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
>> +	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>>   	u32 dsc_prefill_latency = 0;
>>   
>>   	if (!crtc_state->dsc.compression_enable ||
>> @@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>>   	    num_scaler_users > crtc->num_scalers)
>>   		return dsc_prefill_latency;
>>   
>> -	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
>> -
>>   	for (int i = 0; i < num_scaler_users; i++) {
>> -		u64 hscale_k, vscale_k;
>> -
>> -		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
>> -		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
>> -		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
>> -						       1000000);
>> +		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
>> +		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
>>   	}
>>   
>> -	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>> +	dsc_prefill_latency =
>> +		intel_display_dsc_prefill_latency(num_scaler_users, hscale_k, vscale_k,
>> +						  chroma_downscaling_factor,
>> +						  cdclk_prefill_adjustment(crtc_state),
>> +						  linetime);
>>   
>>   	return dsc_prefill_latency;
>>   }
>> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>>   static int
>>   scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
>>   {
>> -	const struct intel_crtc_scaler_state *scaler_state =
>> -					&crtc_state->scaler_state;
>> +	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
>> +	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>>   	int num_scaler_users = hweight32(scaler_state->scaler_users);
>> +	u64 hscale_k = 0, vscale_k = 0;
>>   	int scaler_prefill_latency = 0;
>>   
>>   	if (!num_scaler_users)
>>   		return scaler_prefill_latency;
>>   
>> -	scaler_prefill_latency = 4 * linetime;
>> -
>>   	if (num_scaler_users > 1) {
>> -		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
>> -		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
>> -		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
>> -		int latency;
>> -
>> -		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
>> -					    chroma_downscaling_factor), 1000000);
>> -		scaler_prefill_latency += latency;
>> +		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
>> +		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
>>   	}
>>   
>> -	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>> +	scaler_prefill_latency =
>> +		intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, vscale_k,
>> +						     chroma_downscaling_factor,
>> +						     cdclk_prefill_adjustment(crtc_state),
>> +						     linetime);
>>   
>>   	return scaler_prefill_latency;
>>   }

^ permalink raw reply	[flat|nested] 28+ messages in thread

* [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-25 12:35 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
@ 2025-08-25 12:35 ` Ankit Nautiyal
  0 siblings, 0 replies; 28+ messages in thread
From: Ankit Nautiyal @ 2025-08-25 12:35 UTC (permalink / raw)
  To: intel-gfx, intel-xe; +Cc: ville.syrjala, Ankit Nautiyal, Mitul Golani

Currently dsc/scaler prefill latencies are handled during watermark
calculations. With the optimized guardband, we need to compute the
latencies to find the minimum guardband that works for most cases.
Extract the helpers to compute these latencies, so that they can be used
while computing vrr guardband.

While at it, put declarations in reverse xmas tree order for better
redability.

v2: Initialize {h,v}scale_k to 0, and simplify the check in
intel_display_scaler_prefill_latency(). (Mitul)
v3: Move helpers from intel_display.c to intel_vrr.c as they are specific
to account for latencies to program vrr guardband. (Jani)

Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com> (#v2)
---
 drivers/gpu/drm/i915/display/intel_vrr.c     | 33 ++++++++++++++
 drivers/gpu/drm/i915/display/intel_vrr.h     |  8 ++++
 drivers/gpu/drm/i915/display/skl_watermark.c | 47 +++++++++-----------
 3 files changed, 63 insertions(+), 25 deletions(-)

diff --git a/drivers/gpu/drm/i915/display/intel_vrr.c b/drivers/gpu/drm/i915/display/intel_vrr.c
index 3eed37f271b0..1cd15c9ddd7f 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.c
+++ b/drivers/gpu/drm/i915/display/intel_vrr.c
@@ -772,3 +772,36 @@ void intel_vrr_get_config(struct intel_crtc_state *crtc_state)
 	if (crtc_state->vrr.enable)
 		crtc_state->mode_flags |= I915_MODE_FLAG_VRR;
 }
+
+int intel_vrr_guardband_scaler_latency(int num_scaler_users, u64 hscale, u64 vscale,
+				       int chroma_downscaling_factor,
+				       int cdclk_prefill_adjustment,
+				       int linetime)
+{
+	int scaler_prefill_latency;
+
+	scaler_prefill_latency = 4 * linetime +
+				 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
+						   chroma_downscaling_factor), 1000000);
+
+	scaler_prefill_latency *= cdclk_prefill_adjustment;
+
+	return scaler_prefill_latency;
+}
+
+int intel_vrr_guardband_dsc_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				    int chroma_downscaling_factor,
+				    int cdclk_prefill_adjustment,
+				    int linetime)
+{
+	int dsc_prefill_latency;
+
+	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
+
+	for (int i = 0; i < num_scaler_users; i++)
+		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale[i] * vscale[i],
+						       1000000);
+	dsc_prefill_latency *= cdclk_prefill_adjustment;
+
+	return dsc_prefill_latency;
+}
diff --git a/drivers/gpu/drm/i915/display/intel_vrr.h b/drivers/gpu/drm/i915/display/intel_vrr.h
index 38bf9996b883..950041647e47 100644
--- a/drivers/gpu/drm/i915/display/intel_vrr.h
+++ b/drivers/gpu/drm/i915/display/intel_vrr.h
@@ -41,5 +41,13 @@ void intel_vrr_transcoder_enable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_transcoder_disable(const struct intel_crtc_state *crtc_state);
 void intel_vrr_set_fixed_rr_timings(const struct intel_crtc_state *crtc_state);
 bool intel_vrr_always_use_vrr_tg(struct intel_display *display);
+int intel_vrr_guardband_scaler_latency(int num_scaler_users, u64 hscale, u64 vscale,
+				       int chroma_downscaling_factor,
+				       int cdclk_prefill_adjustment,
+				       int linetime);
+int intel_vrr_guardband_dsc_latency(int num_scaler_users, u64 *hscale, u64 *vscale,
+				    int chroma_downscaling_factor,
+				    int cdclk_prefill_adjustment,
+				    int linetime);
 
 #endif /* __INTEL_VRR_H__ */
diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c b/drivers/gpu/drm/i915/display/skl_watermark.c
index 9e892767fafc..bb926e9d2bea 100644
--- a/drivers/gpu/drm/i915/display/skl_watermark.c
+++ b/drivers/gpu/drm/i915/display/skl_watermark.c
@@ -28,6 +28,7 @@
 #include "intel_flipq.h"
 #include "intel_pcode.h"
 #include "intel_plane.h"
+#include "intel_vrr.h"
 #include "intel_wm.h"
 #include "skl_universal_plane_regs.h"
 #include "skl_scaler.h"
@@ -2179,11 +2180,12 @@ cdclk_prefill_adjustment(const struct intel_crtc_state *crtc_state)
 static int
 dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
-	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
+	u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
+	u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
 	u32 dsc_prefill_latency = 0;
 
 	if (!crtc_state->dsc.compression_enable ||
@@ -2191,18 +2193,16 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 	    num_scaler_users > crtc->num_scalers)
 		return dsc_prefill_latency;
 
-	dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * chroma_downscaling_factor, 10);
-
 	for (int i = 0; i < num_scaler_users; i++) {
-		u64 hscale_k, vscale_k;
-
-		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
-		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
-		dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency * hscale_k * vscale_k,
-						       1000000);
+		hscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
+		vscale_k[i] = max(1000, mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
 	}
 
-	dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	dsc_prefill_latency =
+		intel_vrr_guardband_dsc_latency(num_scaler_users, hscale_k, vscale_k,
+						chroma_downscaling_factor,
+						cdclk_prefill_adjustment(crtc_state),
+						linetime);
 
 	return dsc_prefill_latency;
 }
@@ -2210,28 +2210,25 @@ dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 static int
 scaler_prefill_latency(const struct intel_crtc_state *crtc_state, int linetime)
 {
-	const struct intel_crtc_scaler_state *scaler_state =
-					&crtc_state->scaler_state;
+	const struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
+	int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
 	int num_scaler_users = hweight32(scaler_state->scaler_users);
+	u64 hscale_k = 0, vscale_k = 0;
 	int scaler_prefill_latency = 0;
 
 	if (!num_scaler_users)
 		return scaler_prefill_latency;
 
-	scaler_prefill_latency = 4 * linetime;
-
 	if (num_scaler_users > 1) {
-		u64 hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
-		u64 vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
-		int chroma_downscaling_factor = skl_scaler_chroma_downscale_factor(crtc_state);
-		int latency;
-
-		latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * vscale_k *
-					    chroma_downscaling_factor), 1000000);
-		scaler_prefill_latency += latency;
+		hscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
+		vscale_k = max(1000, mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
 	}
 
-	scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
+	scaler_prefill_latency =
+		intel_vrr_guardband_scaler_latency(num_scaler_users, hscale_k, vscale_k,
+						   chroma_downscaling_factor,
+						   cdclk_prefill_adjustment(crtc_state),
+						   linetime);
 
 	return scaler_prefill_latency;
 }
-- 
2.45.2


^ permalink raw reply related	[flat|nested] 28+ messages in thread

* Re: [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies
  2025-08-24  4:36     ` Nautiyal, Ankit K
@ 2025-08-25 12:55       ` Nautiyal, Ankit K
  0 siblings, 0 replies; 28+ messages in thread
From: Nautiyal, Ankit K @ 2025-08-25 12:55 UTC (permalink / raw)
  To: Jani Nikula, intel-gfx, intel-xe; +Cc: ville.syrjala, Mitul Golani


On 8/24/2025 10:06 AM, Nautiyal, Ankit K wrote:
>
> On 8/22/2025 4:53 PM, Jani Nikula wrote:
>> On Wed, 20 Aug 2025, Ankit Nautiyal <ankit.k.nautiyal@intel.com> wrote:
>>> Currently dsc/scaler prefill latencies are handled during watermark
>>> calculations. With the optimized guardband, we need to compute the
>>> latencies to find the minimum guardband that works for most cases.
>>> Extract the helpers to compute these latencies, so that they can be 
>>> used
>>> while computing vrr guardband.
>>>
>>> While at it, put declarations in reverse xmas tree order for better
>>> redability.
>>>
>>> v2: Initialize {h,v}scale_k to 0, and simplify the check in
>>> intel_display_scaler_prefill_latency(). (Mitul)
>>>
>>> Signed-off-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
>>> Reviewed-by: Mitul Golani <mitulkumar.ajitkumar.golani@intel.com>
>>> ---
>>>   drivers/gpu/drm/i915/display/intel_display.c | 33 ++++++++++++++
>>>   drivers/gpu/drm/i915/display/intel_display.h |  8 ++++
>> Side note, basically adding anything to intel_display.c becomes a new
>> todo item of things to move out of intel_display.c.
>>
>> It has long been a dumping ground, and continues to be so. :(
>
> Thanks, Jani. Understood about intel_display.c being overloaded.
>
> I can keep the latency computation helpers in skl_watermark.c for now 
> to avoid adding more to intel_display.c.


While going about it, intel_vrr.c appeared to be a better place to have 
these helpers, as we are using these latencies to be accommodated in 
vrr.guardband.

I have sent the new revision, with this change.


Regards,

Ankit


>
> Let me know if you'd prefer a different location.
>
>
> Regards,
>
> Ankit
>
>>
>> BR,
>> Jani.
>>
>>
>>> drivers/gpu/drm/i915/display/skl_watermark.c | 46 +++++++++-----------
>>>   3 files changed, 62 insertions(+), 25 deletions(-)
>>>
>>> diff --git a/drivers/gpu/drm/i915/display/intel_display.c 
>>> b/drivers/gpu/drm/i915/display/intel_display.c
>>> index c1a3a95c65f0..62ec95a75154 100644
>>> --- a/drivers/gpu/drm/i915/display/intel_display.c
>>> +++ b/drivers/gpu/drm/i915/display/intel_display.c
>>> @@ -8328,3 +8328,36 @@ bool intel_scanout_needs_vtd_wa(struct 
>>> intel_display *display)
>>>         return IS_DISPLAY_VER(display, 6, 11) && i915_vtd_active(i915);
>>>   }
>>> +
>>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 
>>> hscale, u64 vscale,
>>> +                     int chroma_downscaling_factor,
>>> +                     int cdclk_prefill_adjustment,
>>> +                     int linetime)
>>> +{
>>> +    int scaler_prefill_latency;
>>> +
>>> +    scaler_prefill_latency = 4 * linetime +
>>> +                 DIV_ROUND_UP_ULL((4 * linetime * hscale * vscale *
>>> +                           chroma_downscaling_factor), 1000000);
>>> +
>>> +    scaler_prefill_latency *= cdclk_prefill_adjustment;
>>> +
>>> +    return scaler_prefill_latency;
>>> +}
>>> +
>>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 
>>> *hscale, u64 *vscale,
>>> +                      int chroma_downscaling_factor,
>>> +                      int cdclk_prefill_adjustment,
>>> +                      int linetime)
>>> +{
>>> +    int dsc_prefill_latency;
>>> +
>>> +    dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * 
>>> chroma_downscaling_factor, 10);
>>> +
>>> +    for (int i = 0; i < num_scaler_users; i++)
>>> +        dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency 
>>> * hscale[i] * vscale[i],
>>> +                               1000000);
>>> +    dsc_prefill_latency *= cdclk_prefill_adjustment;
>>> +
>>> +    return dsc_prefill_latency;
>>> +}
>>> diff --git a/drivers/gpu/drm/i915/display/intel_display.h 
>>> b/drivers/gpu/drm/i915/display/intel_display.h
>>> index 37e2ab301a80..8d094b0a8c6b 100644
>>> --- a/drivers/gpu/drm/i915/display/intel_display.h
>>> +++ b/drivers/gpu/drm/i915/display/intel_display.h
>>> @@ -559,5 +559,13 @@ bool assert_port_valid(struct intel_display 
>>> *display, enum port port);
>>>     bool intel_scanout_needs_vtd_wa(struct intel_display *display);
>>>   int intel_crtc_num_joined_pipes(const struct intel_crtc_state 
>>> *crtc_state);
>>> +int intel_display_scaler_prefill_latency(int num_scaler_users, u64 
>>> hscale, u64 vscale,
>>> +                     int chroma_downscaling_factor,
>>> +                     int cdclk_prefill_adjustment,
>>> +                     int linetime);
>>> +int intel_display_dsc_prefill_latency(int num_scaler_users, u64 
>>> *hscale, u64 *vscale,
>>> +                      int chroma_downscaling_factor,
>>> +                      int cdclk_prefill_adjustment,
>>> +                      int linetime);
>>>     #endif
>>> diff --git a/drivers/gpu/drm/i915/display/skl_watermark.c 
>>> b/drivers/gpu/drm/i915/display/skl_watermark.c
>>> index 97b42bbf5642..f0213785e9fc 100644
>>> --- a/drivers/gpu/drm/i915/display/skl_watermark.c
>>> +++ b/drivers/gpu/drm/i915/display/skl_watermark.c
>>> @@ -2179,11 +2179,12 @@ cdclk_prefill_adjustment(const struct 
>>> intel_crtc_state *crtc_state)
>>>   static int
>>>   dsc_prefill_latency(const struct intel_crtc_state *crtc_state, int 
>>> linetime)
>>>   {
>>> +    const struct intel_crtc_scaler_state *scaler_state = 
>>> &crtc_state->scaler_state;
>>> +    int chroma_downscaling_factor = 
>>> skl_scaler_chroma_downscale_factor(crtc_state);
>>>       struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
>>> -    const struct intel_crtc_scaler_state *scaler_state =
>>> -                    &crtc_state->scaler_state;
>>>       int num_scaler_users = hweight32(scaler_state->scaler_users);
>>> -    int chroma_downscaling_factor = 
>>> skl_scaler_chroma_downscale_factor(crtc_state);
>>> +    u64 hscale_k[ARRAY_SIZE(scaler_state->scalers)];
>>> +    u64 vscale_k[ARRAY_SIZE(scaler_state->scalers)];
>>>       u32 dsc_prefill_latency = 0;
>>>         if (!crtc_state->dsc.compression_enable ||
>>> @@ -2191,18 +2192,16 @@ dsc_prefill_latency(const struct 
>>> intel_crtc_state *crtc_state, int linetime)
>>>           num_scaler_users > crtc->num_scalers)
>>>           return dsc_prefill_latency;
>>>   -    dsc_prefill_latency = DIV_ROUND_UP(15 * linetime * 
>>> chroma_downscaling_factor, 10);
>>> -
>>>       for (int i = 0; i < num_scaler_users; i++) {
>>> -        u64 hscale_k, vscale_k;
>>> -
>>> -        hscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
>>> -        vscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
>>> -        dsc_prefill_latency = DIV_ROUND_UP_ULL(dsc_prefill_latency 
>>> * hscale_k * vscale_k,
>>> -                               1000000);
>>> +        hscale_k[i] = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[i].hscale, 1000) >> 16);
>>> +        vscale_k[i] = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[i].vscale, 1000) >> 16);
>>>       }
>>>   -    dsc_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>>> +    dsc_prefill_latency =
>>> +        intel_display_dsc_prefill_latency(num_scaler_users, 
>>> hscale_k, vscale_k,
>>> +                          chroma_downscaling_factor,
>>> + cdclk_prefill_adjustment(crtc_state),
>>> +                          linetime);
>>>         return dsc_prefill_latency;
>>>   }
>>> @@ -2210,28 +2209,25 @@ dsc_prefill_latency(const struct 
>>> intel_crtc_state *crtc_state, int linetime)
>>>   static int
>>>   scaler_prefill_latency(const struct intel_crtc_state *crtc_state, 
>>> int linetime)
>>>   {
>>> -    const struct intel_crtc_scaler_state *scaler_state =
>>> -                    &crtc_state->scaler_state;
>>> +    const struct intel_crtc_scaler_state *scaler_state = 
>>> &crtc_state->scaler_state;
>>> +    int chroma_downscaling_factor = 
>>> skl_scaler_chroma_downscale_factor(crtc_state);
>>>       int num_scaler_users = hweight32(scaler_state->scaler_users);
>>> +    u64 hscale_k = 0, vscale_k = 0;
>>>       int scaler_prefill_latency = 0;
>>>         if (!num_scaler_users)
>>>           return scaler_prefill_latency;
>>>   -    scaler_prefill_latency = 4 * linetime;
>>> -
>>>       if (num_scaler_users > 1) {
>>> -        u64 hscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
>>> -        u64 vscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
>>> -        int chroma_downscaling_factor = 
>>> skl_scaler_chroma_downscale_factor(crtc_state);
>>> -        int latency;
>>> -
>>> -        latency = DIV_ROUND_UP_ULL((4 * linetime * hscale_k * 
>>> vscale_k *
>>> -                        chroma_downscaling_factor), 1000000);
>>> -        scaler_prefill_latency += latency;
>>> +        hscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[0].hscale, 1000) >> 16);
>>> +        vscale_k = max(1000, 
>>> mul_u32_u32(scaler_state->scalers[0].vscale, 1000) >> 16);
>>>       }
>>>   -    scaler_prefill_latency *= cdclk_prefill_adjustment(crtc_state);
>>> +    scaler_prefill_latency =
>>> + intel_display_scaler_prefill_latency(num_scaler_users, hscale_k, 
>>> vscale_k,
>>> +                             chroma_downscaling_factor,
>>> + cdclk_prefill_adjustment(crtc_state),
>>> +                             linetime);
>>>         return scaler_prefill_latency;
>>>   }

^ permalink raw reply	[flat|nested] 28+ messages in thread

end of thread, other threads:[~2025-08-25 12:56 UTC | newest]

Thread overview: 28+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2025-08-20  8:04 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 01/12] drm/i915/skl_watermark: Fix the scaling factor for chroma subsampling Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 02/12] drm/i915/skl_watermark: Pass linetime as argument to latency helpers Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 03/12] drm/i915/skl_scaler: Introduce helper for chroma downscale factor Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
2025-08-22 11:23   ` Jani Nikula
2025-08-24  4:36     ` Nautiyal, Ankit K
2025-08-25 12:55       ` Nautiyal, Ankit K
2025-08-20  8:04 ` [PATCH 05/12] drm/i915/dp: Add SDP latency computation helper Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 06/12] drm/i915/alpm: Add function to compute max link-wake latency Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 07/12] drm/i915/vrr: Use vrr.sync_start for getting vtotal Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 08/12] drm/i915/display: Add guardband check for feature latencies Ankit Nautiyal
2025-08-22 11:31   ` Jani Nikula
2025-08-24  4:22     ` Nautiyal, Ankit K
2025-08-20  8:04 ` [PATCH 09/12] drm/i915/skl_watermark: Remove redundant latency checks from vblank validation Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 10/12] drm/i915/vrr: Use static guardband to support seamless LRR switching Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 11/12] drm/i915/panel: Refactor helper to get highest fixed mode Ankit Nautiyal
2025-08-20  8:04 ` [PATCH 12/12] drm/i915/vrr: Fix seamless_mn drrs for PTL Ankit Nautiyal
2025-08-20  9:31   ` Golani, Mitulkumar Ajitkumar
2025-08-20 10:21 ` ✓ CI.KUnit: success for Optimize vrr.guardband and fix LRR (rev6) Patchwork
2025-08-20 11:28 ` ✓ Xe.CI.BAT: " Patchwork
2025-08-21  6:40 ` ✓ Xe.CI.Full: " Patchwork
  -- strict thread matches above, loose matches on Subject: below --
2025-08-25 12:35 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
2025-08-25 12:35 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
2025-08-18  7:31 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
2025-08-18  7:31 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
2025-08-18 10:37   ` Golani, Mitulkumar Ajitkumar
2025-08-07 11:15 [PATCH 00/12] Optimize vrr.guardband and fix LRR Ankit Nautiyal
2025-08-07 11:15 ` [PATCH 04/12] drm/i915/display: Extract helpers to set dsc/scaler prefill latencies Ankit Nautiyal
2025-08-11  6:16   ` Golani, Mitulkumar Ajitkumar
2025-08-18  6:09     ` Nautiyal, Ankit K

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).