From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from gabe.freedesktop.org (gabe.freedesktop.org [131.252.210.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id C87AFC44500 for ; Thu, 22 Jan 2026 11:31:32 +0000 (UTC) Received: from gabe.freedesktop.org (localhost [127.0.0.1]) by gabe.freedesktop.org (Postfix) with ESMTP id 890A310E98D; Thu, 22 Jan 2026 11:31:32 +0000 (UTC) Authentication-Results: gabe.freedesktop.org; dkim=pass (2048-bit key; unprotected) header.d=intel.com header.i=@intel.com header.b="n5D9MN/q"; dkim-atps=neutral Received: from mgamail.intel.com (mgamail.intel.com [192.198.163.8]) by gabe.freedesktop.org (Postfix) with ESMTPS id 95F3310E98F; Thu, 22 Jan 2026 11:31:31 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1769081491; x=1800617491; h=from:to:cc:subject:in-reply-to:references:date: message-id:mime-version; bh=5JlVVCx96dIbCk5ez0r7mJ39H11sNNo+8dV57efqoOw=; b=n5D9MN/qzm0VDRQX2Na68zUdUXybJyN7gwHQiJtyc08hns3VkqgMgG1g e6CSfoHUdnGWcyATnbCmLEvRDWP6+PrQrifgc8PvHVOxwrallPjGsmQgp 2MsZPtqf/xXQyDBtgEd6tx68Pl6fQgTqNd/XjmBp8mY6JsUBRwkuJH56P J77YnbogzC/fL9mmCDvcUr3U2m/EjLWkPda9uOQoSChZZv7qoUIl+0F12 GTcOXZVGNwP/VZL2Uwq0q0BbruF+sC1WJOy2T0R6jc60GiLGY9Ri9mMNS PMNknAz7WF9PgltpSxARk6Fy20OsnZGyqHgDd3N9Exz4yEuj4DRsYpSE8 g==; X-CSE-ConnectionGUID: i/bjHvOIRRqQBXsrrNb+cA== X-CSE-MsgGUID: vS1ywF0eQQGeB2l+w5nflA== X-IronPort-AV: E=McAfee;i="6800,10657,11678"; a="87898219" X-IronPort-AV: E=Sophos;i="6.21,246,1763452800"; d="scan'208";a="87898219" Received: from orviesa005.jf.intel.com ([10.64.159.145]) by fmvoesa102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jan 2026 03:31:31 -0800 X-CSE-ConnectionGUID: +Qc0LAG+RQW0BUP07NLdJg== X-CSE-MsgGUID: F1Zqmq08TLGjxHHuZ/eJ0g== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.21,246,1763452800"; d="scan'208";a="211728618" Received: from slindbla-desk.ger.corp.intel.com (HELO localhost) ([10.245.246.192]) by orviesa005-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jan 2026 03:31:29 -0800 From: Jani Nikula To: Uma Shankar , intel-gfx@lists.freedesktop.org, intel-xe@lists.freedesktop.org Cc: ville.syrjala@linux.intel.com, Uma Shankar Subject: Re: [v2 04/19] drm/{i915, xe}: Extract DSPCLK_GATE_D from i915_reg to display In-Reply-To: <20260121232414.707192-5-uma.shankar@intel.com> Organization: Intel Finland Oy - BIC 0357606-4 - c/o Alberga Business Park, 6 krs Bertel Jungin Aukio 5, 02600 Espoo, Finland References: <20260121232414.707192-1-uma.shankar@intel.com> <20260121232414.707192-5-uma.shankar@intel.com> Date: Thu, 22 Jan 2026 13:31:25 +0200 Message-ID: MIME-Version: 1.0 Content-Type: text/plain X-BeenThere: intel-xe@lists.freedesktop.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Intel Xe graphics driver List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: intel-xe-bounces@lists.freedesktop.org Sender: "Intel-xe" On Thu, 22 Jan 2026, Uma Shankar wrote: > Move DSPCLK_GATE_D register definition to display header. > This allows intel_gmbus.c free of i915_reg.h include. Grammar, I think. > > v2: Drop common header in include and use display_regs.h (Jani) > > Signed-off-by: Uma Shankar Subject prefix, drm/i915. Reviewed-by: Jani Nikula > --- > .../gpu/drm/i915/display/intel_display_regs.h | 50 +++++++++++++++++++ > drivers/gpu/drm/i915/display/intel_gmbus.c | 1 - > drivers/gpu/drm/i915/i915_reg.h | 50 ------------------- > 3 files changed, 50 insertions(+), 51 deletions(-) > > diff --git a/drivers/gpu/drm/i915/display/intel_display_regs.h b/drivers/gpu/drm/i915/display/intel_display_regs.h > index 1f922d013cd3..5136b7166775 100644 > --- a/drivers/gpu/drm/i915/display/intel_display_regs.h > +++ b/drivers/gpu/drm/i915/display/intel_display_regs.h > @@ -160,6 +160,47 @@ > > #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 > > +#define DSPCLK_GATE_D _MMIO(0x6200) > +#define VLV_DSPCLK_GATE_D _MMIO(VLV_DISPLAY_BASE + 0x6200) > +# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ > +# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ > +# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ > +# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ > +# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ > +# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ > +# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ > +# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ > +# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ > +# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ > +# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ > +# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ > +# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ > +# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ > +# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ > +# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ > +# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ > +# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ > +# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ > +# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ > +# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) > +# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) > +# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) > +# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) > +# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ > +# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ > +# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ > +# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) > +# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) > +/* > + * This bit must be set on the 830 to prevent hangs when turning off the > + * overlay scaler. > + */ > +# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) > +# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) > +# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) > +# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ > +# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ > + > /* Additional CHV pll/phy registers */ > #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240) > #define DPLL_PORTD_READY_MASK (0xf) > @@ -2926,6 +2967,15 @@ enum skl_power_gate { > #define LPT_PWM_GRANULARITY (1 << 5) > #define DPLS_EDP_PPS_FIX_DIS (1 << 0) > > +#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) > +#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31) > +#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30) > +#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29) > +#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15) > +#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14) > +#define CNP_PWM_CGE_GATING_DISABLE (1 << 13) > +#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12) > + > /* Gen4+ Timestamp and Pipe Frame time stamp registers */ > #define GEN4_TIMESTAMP _MMIO(0x2358) > #define ILK_TIMESTAMP_HI _MMIO(0x70070) > diff --git a/drivers/gpu/drm/i915/display/intel_gmbus.c b/drivers/gpu/drm/i915/display/intel_gmbus.c > index 2caff677600c..81b6c6991323 100644 > --- a/drivers/gpu/drm/i915/display/intel_gmbus.c > +++ b/drivers/gpu/drm/i915/display/intel_gmbus.c > @@ -35,7 +35,6 @@ > #include > #include > > -#include "i915_reg.h" > #include "intel_de.h" > #include "intel_display_regs.h" > #include "intel_display_types.h" > diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h > index 5cd124083c17..dc13f9eb4cd7 100644 > --- a/drivers/gpu/drm/i915/i915_reg.h > +++ b/drivers/gpu/drm/i915/i915_reg.h > @@ -613,47 +613,6 @@ > #define DSTATE_GFX_CLOCK_GATING (1 << 1) > #define DSTATE_DOT_CLOCK_GATING (1 << 0) > > -#define DSPCLK_GATE_D _MMIO(0x6200) > -#define VLV_DSPCLK_GATE_D _MMIO(VLV_DISPLAY_BASE + 0x6200) > -# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ > -# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ > -# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ > -# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ > -# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ > -# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ > -# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ > -# define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */ > -# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ > -# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ > -# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ > -# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ > -# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ > -# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ > -# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ > -# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ > -# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ > -# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ > -# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ > -# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ > -# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) > -# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) > -# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) > -# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) > -# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ > -# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ > -# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ > -# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) > -# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) > -/* > - * This bit must be set on the 830 to prevent hangs when turning off the > - * overlay scaler. > - */ > -# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) > -# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) > -# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) > -# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ > -# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ > - > #define RENCLK_GATE_D1 _MMIO(0x6204) > # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ > # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ > @@ -989,15 +948,6 @@ > #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE REG_BIT(10) > #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE REG_BIT(4) > > -#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020) > -#define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31) > -#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30) > -#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29) > -#define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15) > -#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14) > -#define CNP_PWM_CGE_GATING_DISABLE (1 << 13) > -#define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12) > - > #define VLV_PMWGICZ _MMIO(0x1300a4) > > #define HSW_EDRAM_CAP _MMIO(0x120010) -- Jani Nikula, Intel