* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
@ 2013-09-26 9:06 Chander Kashyap
2013-10-16 5:40 ` Chander Kashyap
` (2 more replies)
0 siblings, 3 replies; 7+ messages in thread
From: Chander Kashyap @ 2013-09-26 9:06 UTC (permalink / raw)
To: linux-arm-kernel
Fixes cpll control and lock register offset values for Exynos5420 SoC.
Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
Acked-by: Kukjin Kim <kgene.kim@samsung.com>
---
Changes Since v1:
- Fixed patch subject as per Kukgin suggestion.
drivers/clk/samsung/clk-exynos5420.c | 4 ++--
1 file changed, 2 insertions(+), 2 deletions(-)
diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
index 86dfc64..892aac0 100644
--- a/drivers/clk/samsung/clk-exynos5420.c
+++ b/drivers/clk/samsung/clk-exynos5420.c
@@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
[apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
APLL_CON0, NULL),
- [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
- MPLL_CON0, NULL),
+ [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
+ CPLL_CON0, NULL),
[dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
DPLL_CON0, NULL),
[epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
--
1.7.9.5
^ permalink raw reply related [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-09-26 9:06 [PATCH v2] clk: exynos5420: fix cpll clock register offsets Chander Kashyap
@ 2013-10-16 5:40 ` Chander Kashyap
2013-10-22 5:50 ` Chander Kashyap
2013-12-04 20:25 ` Mike Turquette
2013-12-04 20:42 ` Mike Turquette
2 siblings, 1 reply; 7+ messages in thread
From: Chander Kashyap @ 2013-10-16 5:40 UTC (permalink / raw)
To: linux-arm-kernel
On 26 September 2013 14:36, Chander Kashyap <chander.kashyap@linaro.org> wrote:
> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>
> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
> ---
> Changes Since v1:
> - Fixed patch subject as per Kukgin suggestion.
>
> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
> 1 file changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
> index 86dfc64..892aac0 100644
> --- a/drivers/clk/samsung/clk-exynos5420.c
> +++ b/drivers/clk/samsung/clk-exynos5420.c
> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
> APLL_CON0, NULL),
> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
> - MPLL_CON0, NULL),
> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
> + CPLL_CON0, NULL),
> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
> DPLL_CON0, NULL),
> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
> --
> 1.7.9.5
>
Mike, can you please take this patch.
--
with warm regards,
Chander Kashyap
^ permalink raw reply [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-10-16 5:40 ` Chander Kashyap
@ 2013-10-22 5:50 ` Chander Kashyap
2013-11-26 8:07 ` Chander Kashyap
0 siblings, 1 reply; 7+ messages in thread
From: Chander Kashyap @ 2013-10-22 5:50 UTC (permalink / raw)
To: linux-arm-kernel
On 16 October 2013 11:10, Chander Kashyap <chander.kashyap@linaro.org> wrote:
> On 26 September 2013 14:36, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>>
>> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
>> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
>> ---
>> Changes Since v1:
>> - Fixed patch subject as per Kukgin suggestion.
>>
>> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
>> 1 file changed, 2 insertions(+), 2 deletions(-)
>>
>> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
>> index 86dfc64..892aac0 100644
>> --- a/drivers/clk/samsung/clk-exynos5420.c
>> +++ b/drivers/clk/samsung/clk-exynos5420.c
>> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
>> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
>> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
>> APLL_CON0, NULL),
>> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
>> - MPLL_CON0, NULL),
>> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
>> + CPLL_CON0, NULL),
>> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
>> DPLL_CON0, NULL),
>> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
>> --
>> 1.7.9.5
>>
>
>
> Mike, can you please take this patch.
Can this patch be merged?
>
> --
> with warm regards,
> Chander Kashyap
--
with warm regards,
Chander Kashyap
^ permalink raw reply [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-10-22 5:50 ` Chander Kashyap
@ 2013-11-26 8:07 ` Chander Kashyap
2013-12-02 10:15 ` Chander Kashyap
0 siblings, 1 reply; 7+ messages in thread
From: Chander Kashyap @ 2013-11-26 8:07 UTC (permalink / raw)
To: linux-arm-kernel
Hi Mike,
On 22 October 2013 11:20, Chander Kashyap <chander.kashyap@linaro.org> wrote:
> On 16 October 2013 11:10, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>> On 26 September 2013 14:36, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>>> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>>>
>>> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
>>> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
>>> ---
>>> Changes Since v1:
>>> - Fixed patch subject as per Kukgin suggestion.
>>>
>>> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
>>> 1 file changed, 2 insertions(+), 2 deletions(-)
>>>
>>> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
>>> index 86dfc64..892aac0 100644
>>> --- a/drivers/clk/samsung/clk-exynos5420.c
>>> +++ b/drivers/clk/samsung/clk-exynos5420.c
>>> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
>>> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
>>> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
>>> APLL_CON0, NULL),
>>> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
>>> - MPLL_CON0, NULL),
>>> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
>>> + CPLL_CON0, NULL),
>>> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
>>> DPLL_CON0, NULL),
>>> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
>>> --
>>> 1.7.9.5
>>>
>>
>>
>> Mike, can you please take this patch.
>
> Can this patch be merged?
Any update on this patch ?
>
>>
>> --
>> with warm regards,
>> Chander Kashyap
>
>
>
> --
> with warm regards,
> Chander Kashyap
--
with warm regards,
Chander Kashyap
^ permalink raw reply [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-11-26 8:07 ` Chander Kashyap
@ 2013-12-02 10:15 ` Chander Kashyap
0 siblings, 0 replies; 7+ messages in thread
From: Chander Kashyap @ 2013-12-02 10:15 UTC (permalink / raw)
To: linux-arm-kernel
Ping
On 26 November 2013 13:37, Chander Kashyap <chander.kashyap@linaro.org> wrote:
> Hi Mike,
>
> On 22 October 2013 11:20, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>> On 16 October 2013 11:10, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>>> On 26 September 2013 14:36, Chander Kashyap <chander.kashyap@linaro.org> wrote:
>>>> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>>>>
>>>> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
>>>> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
>>>> ---
>>>> Changes Since v1:
>>>> - Fixed patch subject as per Kukgin suggestion.
>>>>
>>>> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
>>>> 1 file changed, 2 insertions(+), 2 deletions(-)
>>>>
>>>> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
>>>> index 86dfc64..892aac0 100644
>>>> --- a/drivers/clk/samsung/clk-exynos5420.c
>>>> +++ b/drivers/clk/samsung/clk-exynos5420.c
>>>> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
>>>> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
>>>> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
>>>> APLL_CON0, NULL),
>>>> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
>>>> - MPLL_CON0, NULL),
>>>> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
>>>> + CPLL_CON0, NULL),
>>>> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
>>>> DPLL_CON0, NULL),
>>>> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
>>>> --
>>>> 1.7.9.5
>>>>
>>>
>>>
>>> Mike, can you please take this patch.
>>
>> Can this patch be merged?
>
> Any update on this patch ?
>
>>
>>>
>>> --
>>> with warm regards,
>>> Chander Kashyap
>>
>>
>>
>> --
>> with warm regards,
>> Chander Kashyap
>
>
>
> --
> with warm regards,
> Chander Kashyap
--
with warm regards,
Chander Kashyap
^ permalink raw reply [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-09-26 9:06 [PATCH v2] clk: exynos5420: fix cpll clock register offsets Chander Kashyap
2013-10-16 5:40 ` Chander Kashyap
@ 2013-12-04 20:25 ` Mike Turquette
2013-12-04 20:42 ` Mike Turquette
2 siblings, 0 replies; 7+ messages in thread
From: Mike Turquette @ 2013-12-04 20:25 UTC (permalink / raw)
To: linux-arm-kernel
Quoting Chander Kashyap (2013-09-26 02:06:35)
> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>
> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
Taken into clk-next.
Thanks,
Mike
> ---
> Changes Since v1:
> - Fixed patch subject as per Kukgin suggestion.
>
> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
> 1 file changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
> index 86dfc64..892aac0 100644
> --- a/drivers/clk/samsung/clk-exynos5420.c
> +++ b/drivers/clk/samsung/clk-exynos5420.c
> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
> APLL_CON0, NULL),
> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
> - MPLL_CON0, NULL),
> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
> + CPLL_CON0, NULL),
> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
> DPLL_CON0, NULL),
> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
> --
> 1.7.9.5
>
^ permalink raw reply [flat|nested] 7+ messages in thread
* [PATCH v2] clk: exynos5420: fix cpll clock register offsets
2013-09-26 9:06 [PATCH v2] clk: exynos5420: fix cpll clock register offsets Chander Kashyap
2013-10-16 5:40 ` Chander Kashyap
2013-12-04 20:25 ` Mike Turquette
@ 2013-12-04 20:42 ` Mike Turquette
2 siblings, 0 replies; 7+ messages in thread
From: Mike Turquette @ 2013-12-04 20:42 UTC (permalink / raw)
To: linux-arm-kernel
On Thu, Sep 26, 2013 at 2:06 AM, Chander Kashyap
<chander.kashyap@linaro.org> wrote:
> Fixes cpll control and lock register offset values for Exynos5420 SoC.
>
> Signed-off-by: Chander Kashyap <chander.kashyap@linaro.org>
> Acked-by: Kukjin Kim <kgene.kim@samsung.com>
Taken into clk-next.
Thanks!
Mike
> ---
> Changes Since v1:
> - Fixed patch subject as per Kukgin suggestion.
>
> drivers/clk/samsung/clk-exynos5420.c | 4 ++--
> 1 file changed, 2 insertions(+), 2 deletions(-)
>
> diff --git a/drivers/clk/samsung/clk-exynos5420.c b/drivers/clk/samsung/clk-exynos5420.c
> index 86dfc64..892aac0 100644
> --- a/drivers/clk/samsung/clk-exynos5420.c
> +++ b/drivers/clk/samsung/clk-exynos5420.c
> @@ -730,8 +730,8 @@ struct samsung_gate_clock exynos5420_gate_clks[] __initdata = {
> struct __initdata samsung_pll_clock exynos5420_plls[nr_plls] = {
> [apll] = PLL(pll_2550, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
> APLL_CON0, NULL),
> - [cpll] = PLL(pll_2550, fout_mpll, "fout_mpll", "fin_pll", MPLL_LOCK,
> - MPLL_CON0, NULL),
> + [cpll] = PLL(pll_2550, fout_cpll, "fout_cpll", "fin_pll", CPLL_LOCK,
> + CPLL_CON0, NULL),
> [dpll] = PLL(pll_2550, fout_dpll, "fout_dpll", "fin_pll", DPLL_LOCK,
> DPLL_CON0, NULL),
> [epll] = PLL(pll_2650, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
> --
> 1.7.9.5
>
^ permalink raw reply [flat|nested] 7+ messages in thread
end of thread, other threads:[~2013-12-04 20:42 UTC | newest]
Thread overview: 7+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2013-09-26 9:06 [PATCH v2] clk: exynos5420: fix cpll clock register offsets Chander Kashyap
2013-10-16 5:40 ` Chander Kashyap
2013-10-22 5:50 ` Chander Kashyap
2013-11-26 8:07 ` Chander Kashyap
2013-12-02 10:15 ` Chander Kashyap
2013-12-04 20:25 ` Mike Turquette
2013-12-04 20:42 ` Mike Turquette
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).