From: michel.pollet@bp.renesas.com (Michel Pollet)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH v3 6/8] DT: arm: Add Renesas RZ/N1 SoC base device tree file
Date: Thu, 29 Mar 2018 08:47:02 +0100 [thread overview]
Message-ID: <1522309629-10152-7-git-send-email-michel.pollet@bp.renesas.com> (raw)
In-Reply-To: <1522309629-10152-1-git-send-email-michel.pollet@bp.renesas.com>
This adds the Renesas RZ/N1 Family (Part #R9A06G0xx) SoC
bare bone support.
This currently only handles generic parts (gic, architected timer)
and a UART.
For simplicity sake, this also relies on the bootloader to set the
pinctrl and clocks.
Signed-off-by: Michel Pollet <michel.pollet@bp.renesas.com>
---
arch/arm/boot/dts/r9a06g0xx.dtsi | 96 ++++++++++++++++++++++++++++++++++++++++
1 file changed, 96 insertions(+)
create mode 100644 arch/arm/boot/dts/r9a06g0xx.dtsi
diff --git a/arch/arm/boot/dts/r9a06g0xx.dtsi b/arch/arm/boot/dts/r9a06g0xx.dtsi
new file mode 100644
index 0000000..c6eeee3
--- /dev/null
+++ b/arch/arm/boot/dts/r9a06g0xx.dtsi
@@ -0,0 +1,96 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * Base Device Tree Source for the Renesas RZ/N1 SoC Family of devices
+ *
+ * Copyright (C) 2018 Renesas Electronics Europe Limited
+ *
+ */
+
+#include <dt-bindings/interrupt-controller/arm-gic.h>
+
+/ {
+ compatible = "renesas,rzn1";
+ #address-cells = <1>;
+ #size-cells = <1>;
+
+ cpus {
+ #address-cells = <1>;
+ #size-cells = <0>;
+
+ cpu at 0 {
+ device_type = "cpu";
+ compatible = "arm,cortex-a7";
+ reg = <0>;
+ };
+ cpu at 1 {
+ device_type = "cpu";
+ compatible = "arm,cortex-a7";
+ reg = <1>;
+ };
+ };
+ clocks {
+ /*
+ * this is fixed clock for now,
+ * until the clock driver is merged
+ */
+ clkuarts: clkuarts {
+ #clock-cells = <0>;
+ compatible = "fixed-clock";
+ clock-frequency = <47619047>;
+ };
+ };
+ arch-timer {
+ compatible = "arm,cortex-a7-timer",
+ "arm,armv7-timer";
+ interrupt-parent = <&gic>;
+ arm,cpu-registers-not-fw-configured;
+ interrupts =
+ <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
+ IRQ_TYPE_LEVEL_LOW)>,
+ <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) |
+ IRQ_TYPE_LEVEL_LOW)>,
+ <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) |
+ IRQ_TYPE_LEVEL_LOW)>,
+ <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) |
+ IRQ_TYPE_LEVEL_LOW)>;
+ };
+ soc {
+ compatible = "simple-bus";
+ #address-cells = <1>;
+ #size-cells = <1>;
+ interrupt-parent = <&gic>;
+ ranges;
+
+ gic: gic at 44101000 {
+ compatible = "arm,cortex-a7-gic", "arm,gic-400";
+ interrupt-controller;
+ #interrupt-cells = <3>;
+ reg = <0x44101000 0x1000>, /* Distributer */
+ <0x44102000 0x2000>, /* CPU interface */
+ <0x44104000 0x2000>, /* Virt interface control */
+ <0x44106000 0x2000>; /* Virt CPU interface */
+ interrupts =
+ <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
+ IRQ_TYPE_LEVEL_HIGH)>;
+ };
+ sysctrl: sysctrl at 4000c000 {
+ compatible = "renesas,rzn1-sysctrl", "syscon",
+ "simple-mfd";
+ reg = <0x4000c000 0x1000>;
+
+ reboot {
+ compatible = "renesas,rzn1-reboot";
+ };
+ };
+ uart0: serial at 40060000 {
+ compatible = "snps,dw-apb-uart";
+ reg = <0x40060000 0x400>;
+ interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
+ reg-shift = <2>;
+ reg-io-width = <4>;
+ clocks = <&clkuarts>;
+ clock-names = "baudclk";
+ status = "disabled";
+ };
+ };
+};
--
2.7.4
next prev parent reply other threads:[~2018-03-29 7:47 UTC|newest]
Thread overview: 23+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-03-29 7:46 [PATCH v3 0/8] arm: Base support for Renesas RZN1D-DB Board Michel Pollet
2018-03-29 7:46 ` [PATCH v3 1/8] DT: mfd: renesas, rzn1-sysctrl: document RZ/N1 sysctrl node Michel Pollet
2018-03-30 7:58 ` [PATCH v3 1/8] DT: mfd: renesas,rzn1-sysctrl: " Geert Uytterhoeven
2018-03-29 7:46 ` [PATCH v3 2/8] DT: reset: renesas, rzn1-reboot: document RZ/N1 reboot driver Michel Pollet
2018-03-30 8:01 ` [PATCH v3 2/8] DT: reset: renesas,rzn1-reboot: " Geert Uytterhoeven
2018-04-09 20:10 ` Rob Herring
2018-04-10 7:08 ` Michel Pollet
2018-03-29 7:46 ` [PATCH v3 3/8] DT: arm: renesas, rzn1: add the RZ/N1 SoC and RZN1D-DB board Michel Pollet
2018-03-30 8:06 ` [PATCH v3 3/8] DT: arm: renesas,rzn1: " Geert Uytterhoeven
2018-03-29 7:47 ` [PATCH v3 4/8] reset: Renesas RZ/N1 reboot driver Michel Pollet
2018-03-29 11:12 ` Michel Pollet
2018-03-29 7:47 ` [PATCH v3 5/8] arm: shmobile: Add the RZ/N1 arch to the shmobile Kconfig Michel Pollet
2018-03-30 7:18 ` Simon Horman
2018-03-30 9:34 ` kbuild test robot
2018-03-29 7:47 ` Michel Pollet [this message]
2018-03-29 11:04 ` [PATCH v3 6/8] DT: arm: Add Renesas RZ/N1 SoC base device tree file jacopo mondi
2018-03-30 7:25 ` Simon Horman
2018-03-31 16:20 ` jacopo mondi
2018-03-30 8:10 ` Geert Uytterhoeven
2018-03-29 7:47 ` [PATCH v3 7/8] DT: arm: Add Renesas RZN1D-DB Board base file Michel Pollet
2018-03-30 7:26 ` Simon Horman
2018-03-29 7:47 ` [PATCH v3 8/8] DT: arm: Add the RZN1D-DB Board to Renesas Makefile target Michel Pollet
2018-03-30 7:27 ` Simon Horman
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1522309629-10152-7-git-send-email-michel.pollet@bp.renesas.com \
--to=michel.pollet@bp.renesas.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).