* When flush all dcache, why the increasing step is 2?
@ 2012-10-12 10:51 Li Haifeng
2012-10-12 12:09 ` Catalin Marinas
0 siblings, 1 reply; 3+ messages in thread
From: Li Haifeng @ 2012-10-12 10:51 UTC (permalink / raw)
To: linux-arm-kernel
For flush all data cache, the flush action begins from Level 0, then
increase cache level by 1.
But in function v7_flush_dcache_all, the step is 2. IOW, it will just flush
0,2,4,6 level cache.
As the following code, the step is stored in r10, and the increase line is
"add r10, r10, #2".
Is my wrong understanding?
+ENTRY(v7_flush_dcache_all)
+ mrc p15, 1, r0, c0, c0, 1 @ read clidr
+ ands r3, r0, #0x7000000 @ extract loc from clidr
+ mov r3, r3, lsr #23 @ left align loc bit field
+ beq finished @ if loc is 0, then no need
to clean
+ mov r10, #0 @ start clean at cache
level 0
+loop1:
+ add r2, r10, r10, lsr #1 @ work out 3x current cache
level
+ mov r1, r0, lsr r2 @ extract cache type bits
from clidr
+ and r1, r1, #7 @ mask of the bits for
current cache only
+ cmp r1, #2 @ see what cache we have at
this level
+ blt skip @ skip if no cache, or just
i-cache
+ mcr p15, 2, r10, c0, c0, 0 @ select current cache
level in cssr
+ isb @ isb to sych the new
cssr&csidr
+ mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
+ and r2, r1, #7 @ extract the length of the
cache lines
+ add r2, r2, #4 @ add 4 (line length offset)
+ ldr r4, =0x3ff
+ ands r4, r4, r1, lsr #3 @ find maximum number on
the way size
+ clz r5, r4 @ find bit position of way
size increment
+ ldr r7, =0x7fff
+ ands r7, r7, r1, lsr #13 @ extract max number of the
index size
+loop2:
+ mov r9, r4 @ create working copy of
max way size
+loop3:
+ orr r11, r10, r9, lsl r5 @ factor way and cache
number into r11
+ orr r11, r11, r7, lsl r2 @ factor index number into
r11
+ mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by
set/way
+ subs r9, r9, #1 @ decrement the way
+ bge loop3
+ subs r7, r7, #1 @ decrement the index
+ bge loop2
+skip:
+ add r10, r10, #2 @ increment cache number
+ cmp r3, r10
+ bgt loop1
+finished:
+ mov r10, #0 @ swith back to cache level
0
+ mcr p15, 2, r10, c0, c0, 0 @ select current cache
level in cssr
+ isb
+ mov pc, lr
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <http://lists.infradead.org/pipermail/linux-arm-kernel/attachments/20121012/7d08905b/attachment.html>
^ permalink raw reply [flat|nested] 3+ messages in thread
* When flush all dcache, why the increasing step is 2?
2012-10-12 10:51 When flush all dcache, why the increasing step is 2? Li Haifeng
@ 2012-10-12 12:09 ` Catalin Marinas
2012-10-13 0:47 ` Li Haifeng
0 siblings, 1 reply; 3+ messages in thread
From: Catalin Marinas @ 2012-10-12 12:09 UTC (permalink / raw)
To: linux-arm-kernel
On Fri, Oct 12, 2012 at 11:51:07AM +0100, Li Haifeng wrote:
> For flush all data cache, the flush action begins from Level 0, then increase
> cache level by 1.
>
> But in function v7_flush_dcache_all, the step is 2. IOW, it will just flush
> 0,2,4,6 level cache.
> As the following code, the step is stored in r10, and the increase line is "add
> r10, r10, #2".
That's because the cache level is written in the CSSELR bits 3:1 (so no
bit 0). When the levels of cache is calculated (r3), it is also 2x.
--
Catalin
^ permalink raw reply [flat|nested] 3+ messages in thread
* When flush all dcache, why the increasing step is 2?
2012-10-12 12:09 ` Catalin Marinas
@ 2012-10-13 0:47 ` Li Haifeng
0 siblings, 0 replies; 3+ messages in thread
From: Li Haifeng @ 2012-10-13 0:47 UTC (permalink / raw)
To: linux-arm-kernel
2012/10/12 Catalin Marinas <catalin.marinas@arm.com>
> On Fri, Oct 12, 2012 at 11:51:07AM +0100, Li Haifeng wrote:
> > For flush all data cache, the flush action begins from Level 0, then
> increase
> > cache level by 1.
> >
> > But in function v7_flush_dcache_all, the step is 2. IOW, it will just
> flush
> > 0,2,4,6 level cache.
> > As the following code, the step is stored in r10, and the increase line
> is "add
> > r10, r10, #2".
>
> That's because the cache level is written in the CSSELR bits 3:1 (so no
> bit 0). When the levels of cache is calculated (r3), it is also 2x.
>
Great, Thanks very much.
>
> --
> Catalin
>
>
-------------- next part --------------
An HTML attachment was scrubbed...
URL: <http://lists.infradead.org/pipermail/linux-arm-kernel/attachments/20121013/125a1cb6/attachment-0001.html>
^ permalink raw reply [flat|nested] 3+ messages in thread
end of thread, other threads:[~2012-10-13 0:47 UTC | newest]
Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2012-10-12 10:51 When flush all dcache, why the increasing step is 2? Li Haifeng
2012-10-12 12:09 ` Catalin Marinas
2012-10-13 0:47 ` Li Haifeng
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).