From: mturquette@linaro.org (Mike Turquette)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 06/12] clk: samsung: add plls used by the early s3c24xx cpus
Date: Tue, 31 Dec 2013 11:45:29 -0800 [thread overview]
Message-ID: <20131231194529.12054.56504@quantum> (raw)
In-Reply-To: <201312131400.55201.heiko@sntech.de>
Quoting Heiko St?bner (2013-12-13 05:00:54)
> The manuals do not give them explicit names like in later socs, so more
> generic names with a s3c2410-prefix were used for them.
>
> As it was common to do so in the previous implementation, functionality
> to change the pll rate is already included.
>
> Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Acked-by: Mike Turquette <mturquette@linaro.org>
> ---
> drivers/clk/samsung/clk-pll.c | 182 +++++++++++++++++++++++++++++++++++++++++
> drivers/clk/samsung/clk-pll.h | 3 +
> 2 files changed, 185 insertions(+)
>
> diff --git a/drivers/clk/samsung/clk-pll.c b/drivers/clk/samsung/clk-pll.c
> index 461a6bf..39573bd 100644
> --- a/drivers/clk/samsung/clk-pll.c
> +++ b/drivers/clk/samsung/clk-pll.c
> @@ -11,6 +11,7 @@
>
> #include <linux/errno.h>
> #include <linux/hrtimer.h>
> +#include <linux/delay.h>
> #include "clk.h"
> #include "clk-pll.h"
>
> @@ -701,6 +702,169 @@ static const struct clk_ops samsung_pll6553_clk_ops = {
> };
>
> /*
> + * PLL Clock Type of S3C24XX before S3C2443
> + */
> +
> +#define PLLS3C2410_MDIV_MASK (0xff)
> +#define PLLS3C2410_PDIV_MASK (0x1f)
> +#define PLLS3C2410_SDIV_MASK (0x3)
> +#define PLLS3C2410_MDIV_SHIFT (12)
> +#define PLLS3C2410_PDIV_SHIFT (4)
> +#define PLLS3C2410_SDIV_SHIFT (0)
> +
> +#define PLLS3C2410_ENABLE_REG_OFFSET 0x10
> +
> +static unsigned long samsung_s3c2410_pll_recalc_rate(struct clk_hw *hw,
> + unsigned long parent_rate)
> +{
> + struct samsung_clk_pll *pll = to_clk_pll(hw);
> + u32 pll_con, mdiv, pdiv, sdiv;
> + u64 fvco = parent_rate;
> +
> + pll_con = __raw_readl(pll->con_reg);
> + mdiv = (pll_con >> PLLS3C2410_MDIV_SHIFT) & PLLS3C2410_MDIV_MASK;
> + pdiv = (pll_con >> PLLS3C2410_PDIV_SHIFT) & PLLS3C2410_PDIV_MASK;
> + sdiv = (pll_con >> PLLS3C2410_SDIV_SHIFT) & PLLS3C2410_SDIV_MASK;
> +
> + fvco *= (mdiv + 8);
> + do_div(fvco, (pdiv + 2) << sdiv);
> +
> + return (unsigned int)fvco;
> +}
> +
> +static unsigned long samsung_s3c2440_mpll_recalc_rate(struct clk_hw *hw,
> + unsigned long parent_rate)
> +{
> + struct samsung_clk_pll *pll = to_clk_pll(hw);
> + u32 pll_con, mdiv, pdiv, sdiv;
> + u64 fvco = parent_rate;
> +
> + pll_con = __raw_readl(pll->con_reg);
> + mdiv = (pll_con >> PLLS3C2410_MDIV_SHIFT) & PLLS3C2410_MDIV_MASK;
> + pdiv = (pll_con >> PLLS3C2410_PDIV_SHIFT) & PLLS3C2410_PDIV_MASK;
> + sdiv = (pll_con >> PLLS3C2410_SDIV_SHIFT) & PLLS3C2410_SDIV_MASK;
> +
> + fvco *= (2 * (mdiv + 8));
> + do_div(fvco, (pdiv + 2) << sdiv);
> +
> + return (unsigned int)fvco;
> +}
> +
> +static int samsung_s3c2410_pll_set_rate(struct clk_hw *hw, unsigned long drate,
> + unsigned long prate)
> +{
> + struct samsung_clk_pll *pll = to_clk_pll(hw);
> + const struct samsung_pll_rate_table *rate;
> + u32 tmp;
> +
> + /* Get required rate settings from table */
> + rate = samsung_get_pll_settings(pll, drate);
> + if (!rate) {
> + pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
> + drate, __clk_get_name(hw->clk));
> + return -EINVAL;
> + }
> +
> + tmp = __raw_readl(pll->con_reg);
> +
> + /* Change PLL PMS values */
> + tmp &= ~((PLLS3C2410_MDIV_MASK << PLLS3C2410_MDIV_SHIFT) |
> + (PLLS3C2410_PDIV_MASK << PLLS3C2410_PDIV_SHIFT) |
> + (PLLS3C2410_SDIV_MASK << PLLS3C2410_SDIV_SHIFT));
> + tmp |= (rate->mdiv << PLLS3C2410_MDIV_SHIFT) |
> + (rate->pdiv << PLLS3C2410_PDIV_SHIFT) |
> + (rate->sdiv << PLLS3C2410_SDIV_SHIFT);
> + __raw_writel(tmp, pll->con_reg);
> +
> + /* Time to settle according to the manual */
> + udelay(300);
> +
> + return 0;
> +}
> +
> +static int samsung_s3c2410_pll_enable(struct clk_hw *hw, int bit, bool enable)
> +{
> + struct samsung_clk_pll *pll = to_clk_pll(hw);
> + u32 pll_en = __raw_readl(pll->lock_reg + PLLS3C2410_ENABLE_REG_OFFSET);
> + u32 pll_en_orig = pll_en;
> +
> + if (enable)
> + pll_en &= ~BIT(bit);
> + else
> + pll_en |= BIT(bit);
> +
> + __raw_writel(pll_en, pll->lock_reg + PLLS3C2410_ENABLE_REG_OFFSET);
> +
> + /* if we started the UPLL, then allow to settle */
> + if (enable && (pll_en_orig & BIT(bit)))
> + udelay(300);
> +
> + return 0;
> +}
> +
> +static int samsung_s3c2410_mpll_enable(struct clk_hw *hw)
> +{
> + return samsung_s3c2410_pll_enable(hw, 5, true);
> +}
> +
> +static void samsung_s3c2410_mpll_disable(struct clk_hw *hw)
> +{
> + samsung_s3c2410_pll_enable(hw, 5, false);
> +}
> +
> +static int samsung_s3c2410_upll_enable(struct clk_hw *hw)
> +{
> + return samsung_s3c2410_pll_enable(hw, 7, true);
> +}
> +
> +static void samsung_s3c2410_upll_disable(struct clk_hw *hw)
> +{
> + samsung_s3c2410_pll_enable(hw, 7, false);
> +}
> +
> +static const struct clk_ops samsung_s3c2410_mpll_clk_min_ops = {
> + .recalc_rate = samsung_s3c2410_pll_recalc_rate,
> + .enable = samsung_s3c2410_mpll_enable,
> + .disable = samsung_s3c2410_mpll_disable,
> +};
> +
> +static const struct clk_ops samsung_s3c2410_upll_clk_min_ops = {
> + .recalc_rate = samsung_s3c2410_pll_recalc_rate,
> + .enable = samsung_s3c2410_upll_enable,
> + .disable = samsung_s3c2410_upll_disable,
> +};
> +
> +static const struct clk_ops samsung_s3c2440_mpll_clk_min_ops = {
> + .recalc_rate = samsung_s3c2440_mpll_recalc_rate,
> + .enable = samsung_s3c2410_mpll_enable,
> + .disable = samsung_s3c2410_mpll_disable,
> +};
> +
> +static const struct clk_ops samsung_s3c2410_mpll_clk_ops = {
> + .recalc_rate = samsung_s3c2410_pll_recalc_rate,
> + .enable = samsung_s3c2410_mpll_enable,
> + .disable = samsung_s3c2410_mpll_disable,
> + .round_rate = samsung_pll_round_rate,
> + .set_rate = samsung_s3c2410_pll_set_rate,
> +};
> +
> +static const struct clk_ops samsung_s3c2410_upll_clk_ops = {
> + .recalc_rate = samsung_s3c2410_pll_recalc_rate,
> + .enable = samsung_s3c2410_upll_enable,
> + .disable = samsung_s3c2410_upll_disable,
> + .round_rate = samsung_pll_round_rate,
> + .set_rate = samsung_s3c2410_pll_set_rate,
> +};
> +
> +static const struct clk_ops samsung_s3c2440_mpll_clk_ops = {
> + .recalc_rate = samsung_s3c2440_mpll_recalc_rate,
> + .enable = samsung_s3c2410_mpll_enable,
> + .disable = samsung_s3c2410_mpll_disable,
> + .round_rate = samsung_pll_round_rate,
> + .set_rate = samsung_s3c2410_pll_set_rate,
> +};
> +
> +/*
> * PLL2550x Clock Type
> */
>
> @@ -866,6 +1030,24 @@ static void __init _samsung_clk_register_pll(struct samsung_pll_clock *pll_clk,
> else
> init.ops = &samsung_pll46xx_clk_ops;
> break;
> + case pll_s3c2410_mpll:
> + if (!pll->rate_table)
> + init.ops = &samsung_s3c2410_mpll_clk_min_ops;
> + else
> + init.ops = &samsung_s3c2410_mpll_clk_ops;
> + break;
> + case pll_s3c2410_upll:
> + if (!pll->rate_table)
> + init.ops = &samsung_s3c2410_upll_clk_min_ops;
> + else
> + init.ops = &samsung_s3c2410_upll_clk_ops;
> + break;
> + case pll_s3c2440_mpll:
> + if (!pll->rate_table)
> + init.ops = &samsung_s3c2440_mpll_clk_min_ops;
> + else
> + init.ops = &samsung_s3c2440_mpll_clk_ops;
> + break;
> default:
> pr_warn("%s: Unknown pll type for pll clk %s\n",
> __func__, pll_clk->name);
> diff --git a/drivers/clk/samsung/clk-pll.h b/drivers/clk/samsung/clk-pll.h
> index 5b64bdb..6428bcc 100644
> --- a/drivers/clk/samsung/clk-pll.h
> +++ b/drivers/clk/samsung/clk-pll.h
> @@ -28,6 +28,9 @@ enum samsung_pll_type {
> pll_6552,
> pll_6552_s3c2416,
> pll_6553,
> + pll_s3c2410_mpll,
> + pll_s3c2410_upll,
> + pll_s3c2440_mpll,
> };
>
> #define PLL_35XX_RATE(_rate, _m, _p, _s) \
> --
> 1.7.10.4
>
next prev parent reply other threads:[~2013-12-31 19:45 UTC|newest]
Thread overview: 27+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-12-13 12:56 [PATCH 00/12] ARM: S3C24XX: convert s3c2410, s3c2440 s3c2442 to common clock framework Heiko Stübner
2013-12-13 12:57 ` [PATCH 01/12] ARM: S3C24XX: cpufreq-utils: don't write raw values to MPLLCON when using ccf Heiko Stübner
2014-02-08 20:23 ` Tomasz Figa
2013-12-13 12:59 ` [PATCH 02/12] dt-bindings: document s3c24xx controller for external clock output Heiko Stübner
2014-02-09 1:54 ` Tomasz Figa
2014-02-16 20:33 ` Heiko Stübner
2014-02-16 20:51 ` Tomasz Figa
2013-12-13 12:59 ` [PATCH 03/12] clk: samsung: add clock driver for external clock outputs Heiko Stübner
2013-12-31 19:46 ` Mike Turquette
2014-02-09 2:25 ` Tomasz Figa
2013-12-13 13:00 ` [PATCH 04/12] ARM: S3C24XX: enable usage of common dclk if common clock framework is enabled Heiko Stübner
2013-12-13 13:00 ` [PATCH 05/12] ARM: S3C24XX: only store clock registers when old clock code is active Heiko Stübner
2013-12-13 13:00 ` [PATCH 06/12] clk: samsung: add plls used by the early s3c24xx cpus Heiko Stübner
2013-12-31 19:45 ` Mike Turquette [this message]
2013-12-13 13:01 ` [PATCH 08/12] clk: samsung: add clock controller driver for s3c2410, s3c2440 and s3c2442 Heiko Stübner
2014-02-06 14:12 ` Mike Turquette
2014-02-09 19:34 ` Tomasz Figa
2014-02-17 21:05 ` Heiko Stübner
2014-02-17 22:37 ` Tomasz Figa
2014-02-17 22:48 ` Heiko Stübner
2013-12-13 13:02 ` [PATCH 09/12] ARM: S3C24XX: add platform code for conversion to the common clock framework Heiko Stübner
2013-12-13 13:02 ` [PATCH 10/12] ARM: S3C24XX: convert s3c2440 and s3c2442 to " Heiko Stübner
2013-12-13 13:03 ` [PATCH 11/12] ARM: S3C24XX: convert s3c2410 " Heiko Stübner
2013-12-13 13:03 ` [PATCH 12/12] ARM: S3C24XX: remove legacy clock code Heiko Stübner
2014-02-09 19:56 ` [PATCH 00/12] ARM: S3C24XX: convert s3c2410, s3c2440 s3c2442 to common clock framework Tomasz Figa
2014-02-11 6:16 ` Kukjin Kim
2014-02-11 9:20 ` Heiko Stübner
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20131231194529.12054.56504@quantum \
--to=mturquette@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).