linux-arm-kernel.lists.infradead.org archive mirror
 help / color / mirror / Atom feed
From: mark.rutland@arm.com (Mark Rutland)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 2/3] arm64: add helper functions to read I-cache attributes
Date: Mon, 4 Aug 2014 10:58:14 +0100	[thread overview]
Message-ID: <20140804095814.GA3197@leverpostej> (raw)
In-Reply-To: <1407140216-22747-2-git-send-email-ard.biesheuvel@linaro.org>

On Mon, Aug 04, 2014 at 09:16:55AM +0100, Ard Biesheuvel wrote:
> This adds helper functions and #defines to <asm/cachetype.h> to read the
> line size and the number of sets from the level 1 instruction cache.
> 
> Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org>
> ---
>  arch/arm64/include/asm/cachetype.h | 28 ++++++++++++++++++++++++++++
>  1 file changed, 28 insertions(+)
> 
> diff --git a/arch/arm64/include/asm/cachetype.h b/arch/arm64/include/asm/cachetype.h
> index 7a2e0762cb40..c0bf1fc3d6a0 100644
> --- a/arch/arm64/include/asm/cachetype.h
> +++ b/arch/arm64/include/asm/cachetype.h
> @@ -39,6 +39,34 @@
>  
>  extern unsigned long __icache_flags;
>  
> +#define CCSIDR_EL1_LINESIZE_MASK	0x7
> +#define CCSIDR_EL1_LINESIZE(x)		(x & CCSIDR_EL1_LINESIZE_MASK)

It's probably worth bracketing x in case these get used elsewhere.

> +#define CCSIDR_EL1_NUMSETS_SHIFT	13
> +#define CCSIDR_EL1_NUMSETS_MASK		(0x7fff << CCSIDR_EL1_NUMSETS_SHIFT)
> +#define CCSIDR_EL1_NUMSETS(x) \
> +	((x & CCSIDR_EL1_NUMSETS_MASK) >> CCSIDR_EL1_NUMSETS_SHIFT)
> +
> +static inline __attribute_const__ u32 icache_get_ccsidr(void)
> +{
> +	u32 ccsidr;
> +
> +	/* Select L1 I-cache and read its size ID register */
> +	asm("msr csselr_el1, %x1; isb; mrs %x0, ccsidr_el1"
> +	    : "=r"(ccsidr) : "r"(0x1));

Does GCC provide any guarantee about the upper bits in this case?

Can we not make both values u64 rather than forcing the use of x
registers within the asm template?

Thanks,
Mark.

> +	return ccsidr;
> +}
> +
> +static inline int icache_get_linesize(void)
> +{
> +	return 16 << CCSIDR_EL1_LINESIZE(icache_get_ccsidr());
> +}
> +
> +static inline int icache_get_numsets(void)
> +{
> +	return 1 + CCSIDR_EL1_NUMSETS(icache_get_ccsidr());
> +}
> +
>  /*
>   * Whilst the D-side always behaves as PIPT on AArch64, aliasing is
>   * permitted in the I-cache.
> -- 
> 1.8.3.2
> 
> 

  reply	other threads:[~2014-08-04  9:58 UTC|newest]

Thread overview: 6+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2014-08-04  8:16 [PATCH 1/3] arm64: fix typo in I-cache policy detection Ard Biesheuvel
2014-08-04  8:16 ` [PATCH 2/3] arm64: add helper functions to read I-cache attributes Ard Biesheuvel
2014-08-04  9:58   ` Mark Rutland [this message]
2014-08-04 10:38     ` Ard Biesheuvel
2014-08-04  8:16 ` [PATCH 3/3] arm64: don't flag non-aliasing VIPT I-caches as aliasing Ard Biesheuvel
2014-08-04  9:06 ` [PATCH 1/3] arm64: fix typo in I-cache policy detection Mark Rutland

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20140804095814.GA3197@leverpostej \
    --to=mark.rutland@arm.com \
    --cc=linux-arm-kernel@lists.infradead.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).