From: vinod.koul@intel.com (Vinod Koul)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH v3 2/2] dma: Add Xilinx AXI Direct Memory Access Engine driver support
Date: Thu, 4 Sep 2014 12:06:13 +0530 [thread overview]
Message-ID: <20140904063613.GD1610@intel.com> (raw)
In-Reply-To: <CA+mB=1L14Os=ZdJzj8_+XXa+oq4ZOS_kadQHpKQ2yws2tqGVSQ@mail.gmail.com>
On Wed, Sep 03, 2014 at 12:17:43PM +0530, Srikanth Thokala wrote:
> Hi Vinod,
>
> Apologies for the delay.
>
> On Tue, Aug 19, 2014 at 10:33 PM, Vinod Koul <vinod.koul@intel.com> wrote:
> > On Mon, Jul 28, 2014 at 05:47:49PM +0530, Srikanth Thokala wrote:
> >> +struct xilinx_dma_chan {
> >> + struct xilinx_dma_device *xdev;
> >> + u32 ctrl_offset;
> >> + spinlock_t lock;
> >> + struct list_head pending_list;
> >> + struct xilinx_dma_tx_descriptor *active_desc;
> >> + struct xilinx_dma_tx_descriptor *allocated_desc;
> >> + struct list_head done_list;
> >> + struct list_head free_seg_list;
> >> + struct dma_chan common;
> >> + struct xilinx_dma_tx_segment *seg_v;
> >> + dma_addr_t seg_p;
> >> + struct device *dev;
> >> + int irq;
> >> + int id;
> >> + enum dma_transfer_direction direction;
> > This looks suspect. Why should channel have direction, for a descriptor it
> > makes sense though.
>
> The channel only supports transfers in one direction. Either from memory to
> peripheral or from peripheral to memory, that's fixed and can't be changed
> at runtime. So, the driver needs to know which direction the channel supports
> and hence it can reject transfers with the wrong direction.
But you already have this information in descriptor so why duplicate?
> >> +/**
> >> + * xilinx_dma_channel_set_config - Configure DMA channel
> >> + * @dchan: DMA channel
> >> + * @cfg: DMA device configuration pointer
> >> + *
> >> + * Return: '0' on success and failure value on error
> >> + */
> >> +int xilinx_dma_channel_set_config(struct dma_chan *dchan,
> >> + struct xilinx_dma_config *cfg)
> >> +{
> >> + struct xilinx_dma_chan *chan = to_xilinx_chan(dchan);
> >> + u32 reg = dma_ctrl_read(chan, XILINX_DMA_REG_CONTROL);
> >> +
> >> + if (cfg->reset)
> >> + return xilinx_dma_reset(chan);
> >> +
> >> + if (cfg->coalesc <= XILINX_DMA_CR_COALESCE_MAX)
> >> + reg |= cfg->coalesc << XILINX_DMA_CR_COALESCE_SHIFT;
> >> +
> >> + if (cfg->delay <= XILINX_DMA_CR_DELAY_MAX)
> >> + reg |= cfg->delay << XILINX_DMA_CR_DELAY_SHIFT;
> >> +
> >> + dma_ctrl_write(chan, XILINX_DMA_REG_CONTROL, reg);
> > You aren't checking if a transaction is already running on this channel.
> > Also don't you need other slave parameters, I see you have removed the
> > dma_slave_config entirely
>
> All the parameters that are required for this DMA engine are provided by
> SG list, so I don't see the need of dma_slave_config. There are some
> specific IP parameters that are not part of dma_slave_config and these
> are being set by 'dma_channel_set_config' which is exported to slave
> drivers.
And that means you dont have any common parameters between dma_slave_config
right?
--
~Vinod
next prev parent reply other threads:[~2014-09-04 6:36 UTC|newest]
Thread overview: 13+ messages / expand[flat|nested] mbox.gz Atom feed top
2014-07-28 12:17 [PATCH v3 1/2] dma: Add Xilinx AXI DMA DT Binding Documentation Srikanth Thokala
2014-07-28 12:17 ` [PATCH v3 2/2] dma: Add Xilinx AXI Direct Memory Access Engine driver support Srikanth Thokala
2014-08-01 4:59 ` Srikanth Thokala
2014-08-08 9:13 ` Michal Simek
2014-08-19 17:03 ` Vinod Koul
2014-09-03 6:47 ` Srikanth Thokala
2014-09-04 6:36 ` Vinod Koul [this message]
2014-09-08 19:22 ` Srikanth Thokala
2014-09-09 15:57 ` Vinod Koul
2014-09-10 6:59 ` Srikanth Thokala
2014-07-28 12:28 ` [PATCH v3 1/2] dma: Add Xilinx AXI DMA DT Binding Documentation Arnd Bergmann
2014-07-28 12:37 ` Srikanth Thokala
2014-08-19 17:05 ` Vinod Koul
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20140904063613.GD1610@intel.com \
--to=vinod.koul@intel.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).