linux-arm-kernel.lists.infradead.org archive mirror
 help / color / mirror / Atom feed
From: mark.rutland@arm.com (Mark Rutland)
To: linux-arm-kernel@lists.infradead.org
Subject: Cortex-A9 SCU + ARM_ERRATA_764369
Date: Tue, 3 Nov 2015 17:27:43 +0000	[thread overview]
Message-ID: <20151103172743.GE4049@leverpostej> (raw)
In-Reply-To: <5638E61C.30406@free.fr>

On Tue, Nov 03, 2015 at 05:51:40PM +0100, Mason wrote:
> Hello,
> 
> I'm using a dual Cortex-A9 MPCore r3p0 setup.
> Thus, I have selected the following ERRATA work-arounds:
> 
> 	select ARM_ERRATA_754322
> 	select ARM_ERRATA_764369 if SMP
> 	select ARM_ERRATA_775420
> 
> (I hope I didn't miss any.)
> 
> config ARM_ERRATA_764369
> 	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
> 	depends on CPU_V7 && SMP
> 	help
> 	  This option enables the workaround for erratum 764369
> 	  affecting Cortex-A9 MPCore with two or more processors (all
> 	  current revisions). Under certain timing circumstances, a data
> 	  cache line maintenance operation by MVA targeting an Inner
> 	  Shareable memory region may fail to proceed up to either the
> 	  Point of Coherency or to the Point of Unification of the
> 	  system. This workaround adds a DSB instruction before the
> 	  relevant cache maintenance functions and sets a specific bit
> 	  in the diagnostic control register of the SCU.
> 
> I'm confused by some code in scu_enable() introduced by commit f630c1bdfbf8f
> 
> #ifdef CONFIG_ARM_ERRATA_764369
> 	/* Cortex-A9 only */
> 	if ((read_cpuid_id() & 0xff0ffff0) == 0x410fc090) {
> 		scu_ctrl = readl_relaxed(scu_base + 0x30);
> 		if (!(scu_ctrl & 1))
> 			writel_relaxed(scu_ctrl | 0x1, scu_base + 0x30);
> 	}
> #endif
> 
> <confused>
> What is scu_base + 0x30? (SCU diagnostic control register?)
> I don't see this register/offset documented in
> Cortex-A9 MPCore r3p0 Technical Reference Manual (2.2 SCU registers)

It's documented (admittedly very sparsely) in the Software Developers
Errata Notice for Cortex-A9 processors, in the section regarding erratum
764369.

Thanks,
Mark.

  reply	other threads:[~2015-11-03 17:27 UTC|newest]

Thread overview: 7+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2015-11-03 16:51 Cortex-A9 SCU + ARM_ERRATA_764369 Mason
2015-11-03 17:27 ` Mark Rutland [this message]
2015-11-03 18:55   ` Mason
2015-11-03 19:48     ` Russell King - ARM Linux
2015-11-03 19:52   ` Mason
2015-11-03 20:36     ` Mason
2015-11-03 21:18       ` Mason

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20151103172743.GE4049@leverpostej \
    --to=mark.rutland@arm.com \
    --cc=linux-arm-kernel@lists.infradead.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).