From: marc.zyngier@arm.com (Marc Zyngier)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 1/1] irqchip: irq-gic: forward SGI to itself for cortex-a7 single core
Date: Tue, 9 Aug 2016 07:59:30 +0100 [thread overview]
Message-ID: <20160809075930.529f98ca@arm.com> (raw)
In-Reply-To: <20160809055701.GC31105@shlinux2>
On Tue, 9 Aug 2016 13:57:01 +0800
Peter Chen <hzpeterchen@gmail.com> wrote:
> On Tue, Aug 09, 2016 at 06:34:01AM +0100, Marc Zyngier wrote:
> > On Tue, 9 Aug 2016 11:46:13 +0800
> > Peter Chen <hzpeterchen@gmail.com> wrote:
> >
> > > On Mon, Aug 08, 2016 at 02:59:16PM +0100, Marc Zyngier wrote:
> > > > On Mon, 8 Aug 2016 14:48:42 +0100
> > > > Mark Rutland <mark.rutland@arm.com> wrote:
> > > >
> > > > > On Mon, Aug 08, 2016 at 09:28:47PM +0800, Peter Chen wrote:
> > > > > > On Mon, Aug 08, 2016 at 02:07:54PM +0100, Mark Rutland wrote:
> > > > > > > I see that for arm64 we have:
> > > > > > >
> > > > > > > static inline bool arch_irq_work_has_interrupt(void)
> > > > > > > {
> > > > > > > return !!__smp_cross_call;
> > > > > > > }
> > > > > > >
> > > > > > > Could we do similarly for ARM, and ony register gic_raise_softirq if
> > > > > > > we have non-zero SGI targets?
> > > > > > >
> > > > > > > If I've understood correctly, that would make things behave as they do
> > > > > > > for UP on you system.
> > > > >
> > > > > [...]
> > > > >
> > > > > > > If self-IPI is necessary, then this would be up to the GIC code to
> > > > > > > solve.
> > > > > > >
> > > > > > > For that case, it would be nicer if we could detect whether this was
> > > > > > > necessary based on the GIC registers alone. That way we handle the
> > > > > > > various ways this can be integrated, aren't totally relient on the DT,
> > > > > > > work in VMs, etc.
> > > > > >
> > > > > > How we can detect IPI capabilities based on GIC register?
> > > > >
> > > > > Check the mask associated with SGIs, as we do for gic_get_cpumask(). If
> > > > > this is zero, we have a non-multiprocessor GIC (or one that's otherwise
> > > > > broken), and can't do SGI in the usual way.
> > > > >
> > > > > However, it only makes sense to do this if self-IPI is truly a
> > > > > necessity. Given there are other interrupt controllers that can't do
> > > > > self-IPI, avoiding self-IPI in general would be a better strategy,
> > > > > avoiding churn in each and every driver...
> > > >
> > > > Indeed. And I won't take such a patch until all other avenues have been
> > > > explored, including fixing core code if required...
> > > >
> > >
> > > Ok, it seems both you and Mark agree with disable IPI for GIC who has only
> > > self-IPI capability (GICD_ITARGETSR0 to GICD_ITARGETSR7 are all
> > > zero), right?
> >
> > Not necessarily. This can be seen a latency improvement, compared to
> > the timer method which should be the fallback.
> >
>
> Why? Your below patch (I tried too) just fixes NULL pointer issue for
And that's the first issue to solve.
> without define smp_cross_call function. But imx6ul is a SMP platform
It is *not* an SMP platform. It may have a SMP-capable core, but that's
about it.
> (all imx6/7 uses the same configuration with both CONFIG_SMP and
> CONFIG_SMP_ON_UP are defined), it still defines smp_cross_call.
> We still need the changes at gic code.
That's a different story. You could simply not register the cross-call
on your UP system, and it would just work.
> Besides, if the hardware has IPI capability, but we just disable it
> to align with UP platforms, is it reasonable?
Again: having a self-IPI on UP is an optimization. Nothing more.
Now, coming back to your original idea, I'm aiming towards something
like this:
>From ad5c001cb1359799831bbb69f8582cb41dda4248 Mon Sep 17 00:00:00 2001
From: Marc Zyngier <marc.zyngier@arm.com>
Date: Tue, 9 Aug 2016 07:50:44 +0100
Subject: [PATCH] irqchip/gic: Allow self-SGIs for SMP on UP configurations
On systems where a single CPU is present, the GIC may not support
having SGIs delivered to a target list. In that case, we use the
self-SGI mechanism to allow the interrupt to be delivered locally.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
---
drivers/irqchip/irq-gic.c | 8 ++++++++
1 file changed, 8 insertions(+)
diff --git a/drivers/irqchip/irq-gic.c b/drivers/irqchip/irq-gic.c
index c2cab57..415aa1e 100644
--- a/drivers/irqchip/irq-gic.c
+++ b/drivers/irqchip/irq-gic.c
@@ -771,6 +771,13 @@ static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
raw_spin_lock_irqsave(&irq_controller_lock, flags);
+ if (unlikely(nr_cpu_ids == 1)) {
+ /* Only one CPU? let's do a self-IPI... */
+ writel_relaxed(2 << 24 | irq,
+ gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
+ goto out;
+ }
+
/* Convert our logical CPU mask into a physical one. */
for_each_cpu(cpu, mask)
map |= gic_cpu_map[cpu];
@@ -784,6 +791,7 @@ static void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
/* this always happens on GIC0 */
writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
+out:
raw_spin_unlock_irqrestore(&irq_controller_lock, flags);
}
#endif
--
2.8.1
Does it work for you?
Thanks,
M.
--
Jazz is not dead. It just smells funny.
next prev parent reply other threads:[~2016-08-09 6:59 UTC|newest]
Thread overview: 24+ messages / expand[flat|nested] mbox.gz Atom feed top
2016-08-08 7:49 [PATCH 1/1] irqchip: irq-gic: forward SGI to itself for cortex-a7 single core Peter Chen
2016-08-08 10:50 ` Mark Rutland
2016-08-08 12:00 ` Peter Chen
2016-08-08 13:07 ` Mark Rutland
2016-08-08 13:28 ` Peter Chen
2016-08-08 13:48 ` Mark Rutland
2016-08-08 13:59 ` Marc Zyngier
2016-08-09 3:46 ` Peter Chen
2016-08-09 5:34 ` Marc Zyngier
2016-08-09 5:57 ` Peter Chen
2016-08-09 6:59 ` Marc Zyngier [this message]
2016-08-09 7:18 ` Peter Chen
2016-08-09 8:54 ` Marc Zyngier
2016-08-09 9:39 ` Peter Chen
2016-08-09 10:08 ` Marc Zyngier
2016-08-09 11:50 ` Peter Chen
2016-08-09 13:03 ` Fabio Estevam
2016-08-16 16:29 ` Fabio Estevam
2016-08-16 16:48 ` Marc Zyngier
2016-08-16 17:03 ` Fabio Estevam
2016-08-16 18:09 ` Fabio Estevam
2016-08-09 9:30 ` Russell King - ARM Linux
2016-08-08 13:39 ` Marc Zyngier
2016-08-09 3:16 ` Peter Chen
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20160809075930.529f98ca@arm.com \
--to=marc.zyngier@arm.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).