From: cdall@linaro.org (Christoffer Dall)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 01/10] KVM: arm/arm64: Split dcache/icache flushing
Date: Tue, 17 Oct 2017 08:44:48 +0200 [thread overview]
Message-ID: <20171017064448.GR1845@lvm> (raw)
In-Reply-To: <CAK-u0QmHubcdxzBqncMd5fkO5O-wHQiyvrB7aY+6d-1b5j_cJA@mail.gmail.com>
On Mon, Oct 16, 2017 at 02:35:47PM -0700, Roy Franz (Cavium) wrote:
> On Mon, Oct 9, 2017 at 8:20 AM, Marc Zyngier <marc.zyngier@arm.com> wrote:
> > As we're about to introduce opportunistic invalidation of the icache,
> > let's split dcache and icache flushing.
> >
> > Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
> > ---
> > arch/arm/include/asm/kvm_mmu.h | 60 ++++++++++++++++++++++++++++------------
> > arch/arm64/include/asm/kvm_mmu.h | 13 +++++++--
> > virt/kvm/arm/mmu.c | 20 ++++++++++----
> > 3 files changed, 67 insertions(+), 26 deletions(-)
> >
> > diff --git a/arch/arm/include/asm/kvm_mmu.h b/arch/arm/include/asm/kvm_mmu.h
> > index fa6f2174276b..f553aa62d0c3 100644
> > --- a/arch/arm/include/asm/kvm_mmu.h
> > +++ b/arch/arm/include/asm/kvm_mmu.h
> > @@ -126,21 +126,12 @@ static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu)
> > return (vcpu_cp15(vcpu, c1_SCTLR) & 0b101) == 0b101;
> > }
> >
> > -static inline void __coherent_cache_guest_page(struct kvm_vcpu *vcpu,
> > - kvm_pfn_t pfn,
> > - unsigned long size)
> > +static inline void __coherent_dcache_guest_page(struct kvm_vcpu *vcpu,
> > + kvm_pfn_t pfn,
> > + unsigned long size)
> > {
> > /*
> > - * If we are going to insert an instruction page and the icache is
> > - * either VIPT or PIPT, there is a potential problem where the host
> > - * (or another VM) may have used the same page as this guest, and we
> > - * read incorrect data from the icache. If we're using a PIPT cache,
> > - * we can invalidate just that page, but if we are using a VIPT cache
> > - * we need to invalidate the entire icache - damn shame - as written
> > - * in the ARM ARM (DDI 0406C.b - Page B3-1393).
> > - *
> > - * VIVT caches are tagged using both the ASID and the VMID and doesn't
> > - * need any kind of flushing (DDI 0406C.b - Page B3-1392).
> > + * Clean the dcache to the Point of Coherency.
> > *
> > * We need to do this through a kernel mapping (using the
> > * user-space mapping has proved to be the wrong
> > @@ -155,19 +146,52 @@ static inline void __coherent_cache_guest_page(struct kvm_vcpu *vcpu,
> >
> > kvm_flush_dcache_to_poc(va, PAGE_SIZE);
> >
> > - if (icache_is_pipt())
> > - __cpuc_coherent_user_range((unsigned long)va,
> > - (unsigned long)va + PAGE_SIZE);
> > -
> > size -= PAGE_SIZE;
> > pfn++;
> >
> > kunmap_atomic(va);
> > }
> > +}
> >
> > - if (!icache_is_pipt() && !icache_is_vivt_asid_tagged()) {
> > +static inline void __coherent_icache_guest_page(struct kvm_vcpu *vcpu,
> > + kvm_pfn_t pfn,
> > + unsigned long size)
> > +{
> > + /*
> > + * If we are going to insert an instruction page and the icache is
> > + * either VIPT or PIPT, there is a potential problem where the host
> > + * (or another VM) may have used the same page as this guest, and we
> > + * read incorrect data from the icache. If we're using a PIPT cache,
> > + * we can invalidate just that page, but if we are using a VIPT cache
> > + * we need to invalidate the entire icache - damn shame - as written
> > + * in the ARM ARM (DDI 0406C.b - Page B3-1393).
> > + *
> > + * VIVT caches are tagged using both the ASID and the VMID and doesn't
> > + * need any kind of flushing (DDI 0406C.b - Page B3-1392).
> > + */
> > +
> > + VM_BUG_ON(size & ~PAGE_MASK);
> > +
> > + if (icache_is_vivt_asid_tagged())
> > + return;
> > +
> > + if (!icache_is_pipt()) {
> > /* any kind of VIPT cache */
> > __flush_icache_all();
> > + return;
> > + }
> How does cache_is_vivt() fit into these checks? From my digging it looks like
> that is ARMv5 and earlier only, so am I right in thinking those don't support
> virtualization? It looks like this code properly handles all the cache types
> described in the ARM ARM that you referenced, and that the 'extra' cache
> types in Linux are for older spec chips.
>
>
That's certainly my understanding. From the ARMv7 ARM the only types of
instruction caches we should worry about are:
- PIPT instruction caches
- Virtually-indexed, physically-tagged (VIPT) instruction caches
- ASID and VMID tagged Virtually-indexed, virtually-tagged (VIVT)
instruction caches.
And I think that's covered here.
Thanks,
-Christoffer
next prev parent reply other threads:[~2017-10-17 6:44 UTC|newest]
Thread overview: 39+ messages / expand[flat|nested] mbox.gz Atom feed top
2017-10-09 15:20 [PATCH 00/10] arm/arm64: KVM: limit icache invalidation to prefetch aborts Marc Zyngier
2017-10-09 15:20 ` [PATCH 01/10] KVM: arm/arm64: Split dcache/icache flushing Marc Zyngier
2017-10-16 20:07 ` Christoffer Dall
2017-10-17 8:57 ` Marc Zyngier
2017-10-17 14:28 ` Christoffer Dall
2017-10-17 14:41 ` Marc Zyngier
2017-10-16 21:35 ` Roy Franz (Cavium)
2017-10-17 6:44 ` Christoffer Dall [this message]
2017-10-09 15:20 ` [PATCH 02/10] arm64: KVM: Add invalidate_icache_range helper Marc Zyngier
2017-10-16 20:08 ` Christoffer Dall
2017-10-19 16:47 ` Will Deacon
2017-10-20 13:41 ` Marc Zyngier
2017-10-09 15:20 ` [PATCH 03/10] arm: KVM: Add optimized PIPT icache flushing Marc Zyngier
2017-10-16 20:07 ` Christoffer Dall
2017-10-17 9:26 ` Marc Zyngier
2017-10-17 14:34 ` Christoffer Dall
2017-10-09 15:20 ` [PATCH 04/10] arm64: KVM: PTE/PMD S2 XN bit definition Marc Zyngier
2017-10-16 20:07 ` Christoffer Dall
2017-10-09 15:20 ` [PATCH 05/10] KVM: arm/arm64: Limit icache invalidation to prefetch aborts Marc Zyngier
2017-10-16 20:08 ` Christoffer Dall
2017-10-09 15:20 ` [PATCH 06/10] KVM: arm/arm64: Only clean the dcache on translation fault Marc Zyngier
2017-10-16 20:08 ` Christoffer Dall
2017-10-17 9:34 ` Marc Zyngier
2017-10-17 14:36 ` Christoffer Dall
2017-10-17 14:52 ` Marc Zyngier
2017-10-09 15:20 ` [PATCH 07/10] KVM: arm/arm64: Preserve Exec permission across R/W permission faults Marc Zyngier
2017-10-16 20:08 ` Christoffer Dall
2017-10-17 11:22 ` Marc Zyngier
2017-10-17 14:46 ` Christoffer Dall
2017-10-17 15:04 ` Marc Zyngier
2017-10-09 15:20 ` [PATCH 08/10] KVM: arm/arm64: Drop vcpu parameter from coherent_{d, i}cache_guest_page Marc Zyngier
2017-10-16 20:08 ` [PATCH 08/10] KVM: arm/arm64: Drop vcpu parameter from coherent_{d,i}cache_guest_page Christoffer Dall
2017-10-09 15:20 ` [PATCH 09/10] KVM: arm/arm64: Detangle kvm_mmu.h from kvm_hyp.h Marc Zyngier
2017-10-16 20:08 ` Christoffer Dall
2017-10-09 15:20 ` [PATCH 10/10] arm: KVM: Use common implementation for all flushes to PoC Marc Zyngier
2017-10-16 20:06 ` Christoffer Dall
2017-10-17 12:40 ` Marc Zyngier
2017-10-17 14:48 ` Christoffer Dall
2017-10-16 20:59 ` [PATCH 00/10] arm/arm64: KVM: limit icache invalidation to prefetch aborts Christoffer Dall
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20171017064448.GR1845@lvm \
--to=cdall@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).