* [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading @ 2018-09-14 2:59 Anson Huang 2018-09-14 2:59 ` [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull Anson Huang 2018-09-26 9:15 ` [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Shawn Guo 0 siblings, 2 replies; 4+ messages in thread From: Anson Huang @ 2018-09-14 2:59 UTC (permalink / raw) To: linux-arm-kernel On i.MX6UL, accessing OCOTP directly is wrong because the ocotp clock needs to be enabled first, so use the nvmem-cells binding instead. Signed-off-by: Anson Huang <Anson.Huang@nxp.com> --- arch/arm/boot/dts/imx6ul.dtsi | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/arch/arm/boot/dts/imx6ul.dtsi b/arch/arm/boot/dts/imx6ul.dtsi index 6dc0b56..c670d8e 100644 --- a/arch/arm/boot/dts/imx6ul.dtsi +++ b/arch/arm/boot/dts/imx6ul.dtsi @@ -89,6 +89,8 @@ "pll1_sys"; arm-supply = <®_arm>; soc-supply = <®_soc>; + nvmem-cells = <&cpu_speed_grade>; + nvmem-cell-names = "speed_grade"; }; }; @@ -932,6 +934,10 @@ tempmon_temp_grade: temp-grade at 20 { reg = <0x20 4>; }; + + cpu_speed_grade: speed-grade at 10 { + reg = <0x10 4>; + }; }; lcdif: lcdif at 21c8000 { -- 2.7.4 ^ permalink raw reply related [flat|nested] 4+ messages in thread
* [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull 2018-09-14 2:59 [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Anson Huang @ 2018-09-14 2:59 ` Anson Huang 2018-10-01 5:54 ` Viresh Kumar 2018-09-26 9:15 ` [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Shawn Guo 1 sibling, 1 reply; 4+ messages in thread From: Anson Huang @ 2018-09-14 2:59 UTC (permalink / raw) To: linux-arm-kernel On i.MX6UL/i.MX6ULL, accessing OCOTP directly is wrong because the ocotp clock needs to be enabled first. Add support for reading OCOTP through the nvmem API instead. Signed-off-by: Anson Huang <Anson.Huang@nxp.com> --- drivers/cpufreq/imx6q-cpufreq.c | 39 +++++++++++++++++++-------------------- 1 file changed, 19 insertions(+), 20 deletions(-) diff --git a/drivers/cpufreq/imx6q-cpufreq.c b/drivers/cpufreq/imx6q-cpufreq.c index b2ff423..4ae6c74 100644 --- a/drivers/cpufreq/imx6q-cpufreq.c +++ b/drivers/cpufreq/imx6q-cpufreq.c @@ -12,6 +12,7 @@ #include <linux/cpu_cooling.h> #include <linux/err.h> #include <linux/module.h> +#include <linux/nvmem-consumer.h> #include <linux/of.h> #include <linux/of_address.h> #include <linux/pm_opp.h> @@ -290,22 +291,11 @@ static void imx6q_opp_check_speed_grading(struct device *dev) #define OCOTP_CFG3_6ULL_SPEED_792MHZ 0x2 #define OCOTP_CFG3_6ULL_SPEED_900MHZ 0x3 -static void imx6ul_opp_check_speed_grading(struct device *dev) +static int imx6ul_opp_check_speed_grading(struct device *dev) { - struct device_node *np; - void __iomem *base; + int ret; u32 val; - np = of_find_compatible_node(NULL, NULL, "fsl,imx6ul-ocotp"); - if (!np) - return; - - base = of_iomap(np, 0); - if (!base) { - dev_err(dev, "failed to map ocotp\n"); - goto put_node; - } - /* * Speed GRADING[1:0] defines the max speed of ARM: * 2b'00: Reserved; @@ -314,7 +304,10 @@ static void imx6ul_opp_check_speed_grading(struct device *dev) * 2b'11: 900000000Hz on i.MX6ULL only; * We need to set the max speed of ARM according to fuse map. */ - val = readl_relaxed(base + OCOTP_CFG3); + ret = nvmem_cell_read_u32(dev, "speed_grade", &val); + if (ret) + return ret; + val >>= OCOTP_CFG3_SPEED_SHIFT; val &= 0x3; @@ -334,9 +327,7 @@ static void imx6ul_opp_check_speed_grading(struct device *dev) dev_warn(dev, "failed to disable 900MHz OPP\n"); } - iounmap(base); -put_node: - of_node_put(np); + return ret; } static int imx6q_cpufreq_probe(struct platform_device *pdev) @@ -394,10 +385,18 @@ static int imx6q_cpufreq_probe(struct platform_device *pdev) } if (of_machine_is_compatible("fsl,imx6ul") || - of_machine_is_compatible("fsl,imx6ull")) - imx6ul_opp_check_speed_grading(cpu_dev); - else + of_machine_is_compatible("fsl,imx6ull")) { + ret = imx6ul_opp_check_speed_grading(cpu_dev); + if (ret == -EPROBE_DEFER) + return ret; + if (ret) { + dev_err(cpu_dev, "failed to read from nvmem: %d\n", + ret); + return ret; + } + } else { imx6q_opp_check_speed_grading(cpu_dev); + } /* Because we have added the OPPs here, we must free them */ free_opp = true; -- 2.7.4 ^ permalink raw reply related [flat|nested] 4+ messages in thread
* [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull 2018-09-14 2:59 ` [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull Anson Huang @ 2018-10-01 5:54 ` Viresh Kumar 0 siblings, 0 replies; 4+ messages in thread From: Viresh Kumar @ 2018-10-01 5:54 UTC (permalink / raw) To: linux-arm-kernel On 14-09-18, 10:59, Anson Huang wrote: > On i.MX6UL/i.MX6ULL, accessing OCOTP directly is wrong because > the ocotp clock needs to be enabled first. Add support for reading > OCOTP through the nvmem API instead. > > Signed-off-by: Anson Huang <Anson.Huang@nxp.com> > --- > drivers/cpufreq/imx6q-cpufreq.c | 39 +++++++++++++++++++-------------------- > 1 file changed, 19 insertions(+), 20 deletions(-) Acked-by: Viresh Kumar <viresh.kumar@linaro.org> -- viresh ^ permalink raw reply [flat|nested] 4+ messages in thread
* [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading 2018-09-14 2:59 [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Anson Huang 2018-09-14 2:59 ` [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull Anson Huang @ 2018-09-26 9:15 ` Shawn Guo 1 sibling, 0 replies; 4+ messages in thread From: Shawn Guo @ 2018-09-26 9:15 UTC (permalink / raw) To: linux-arm-kernel On Fri, Sep 14, 2018 at 10:59:21AM +0800, Anson Huang wrote: > On i.MX6UL, accessing OCOTP directly is wrong because the ocotp clock > needs to be enabled first, so use the nvmem-cells binding instead. > > Signed-off-by: Anson Huang <Anson.Huang@nxp.com> Applied this one, thanks. ^ permalink raw reply [flat|nested] 4+ messages in thread
end of thread, other threads:[~2018-10-01 5:54 UTC | newest] Thread overview: 4+ messages (download: mbox.gz follow: Atom feed -- links below jump to the message on this page -- 2018-09-14 2:59 [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Anson Huang 2018-09-14 2:59 ` [PATCH 2/2] cpufreq: imx6q: read OCOTP through nvmem for imx6ul/imx6ull Anson Huang 2018-10-01 5:54 ` Viresh Kumar 2018-09-26 9:15 ` [PATCH 1/2] ARM: dts: imx6ul: use nvmem-cells for cpu speed grading Shawn Guo
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox; as well as URLs for NNTP newsgroup(s).