From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-8.7 required=3.0 tests=DKIM_ADSP_CUSTOM_MED, DKIM_SIGNED,DKIM_VALID,FREEMAIL_FORGED_FROMDOMAIN,FREEMAIL_FROM, HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_PATCH,MAILING_LIST_MULTI,SIGNED_OFF_BY, SPF_PASS,USER_AGENT_GIT autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 9D597C4360F for ; Thu, 4 Apr 2019 23:26:21 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 61D03217D4 for ; Thu, 4 Apr 2019 23:26:21 +0000 (UTC) Authentication-Results: mail.kernel.org; dkim=pass (2048-bit key) header.d=lists.infradead.org header.i=@lists.infradead.org header.b="mlFvMb1N"; dkim=fail reason="signature verification failed" (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="h1wO4i7P" DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 61D03217D4 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=gmail.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+infradead-linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20170209; h=Sender: Content-Transfer-Encoding:Content-Type:MIME-Version:Cc:List-Subscribe: List-Help:List-Post:List-Archive:List-Unsubscribe:List-Id:References: In-Reply-To:Message-Id:Date:Subject:To:From:Reply-To:Content-ID: Content-Description:Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc :Resent-Message-ID:List-Owner; bh=lDeCHzLPqeKS+F9sM6Xsx7VXME9eSCJHYbrNPI9W1Fw=; b=mlFvMb1N//Jy1yhSz3TLNibYtm E/mntoCIPCcVRp2pobgYc5u+Rv8/KuHZpbNLdPI9x+N3C19qyVcTJ94VtBgcY4M1Ngmq139YC2GNt HdV1/Q1gKYgLffDS63ugfehaoHBFxaJ8Fpk89B8GiaDJgdF17dbX9+T1cR0YsvdkIzT8pEas9NOQJ p6pyyWNwLjBcm18jhSv9qS6ypPaI7pdh1xi4nU19SMkwMRsLu1rW4U3xmujv7OuDDBQzkqRKDnBe4 c0FNq1xZrO6JtvnUqXLuqZoLd8o5YJlbAZO4qy+Ul5Ji3wTCfWs1ofEDHX7Q0mRvRATRgRbCJ823v o8uLQlzQ==; Received: from localhost ([127.0.0.1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.90_1 #2 (Red Hat Linux)) id 1hCBkL-00083s-Oy; Thu, 04 Apr 2019 23:26:13 +0000 Received: from mail-pg1-x544.google.com ([2607:f8b0:4864:20::544]) by bombadil.infradead.org with esmtps (Exim 4.90_1 #2 (Red Hat Linux)) id 1hCBk2-0007e6-2F for linux-arm-kernel@lists.infradead.org; Thu, 04 Apr 2019 23:25:56 +0000 Received: by mail-pg1-x544.google.com with SMTP id y3so1983122pgk.12 for ; Thu, 04 Apr 2019 16:25:53 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=CCdrf7jqoTvyTGvaGfuBCcpBw0EjRGKPGe2OH2TTLn0=; b=h1wO4i7PN3LELMMX5rjV+GmDZpzR9tJy5sbngb2hxjz4tu0vnwbT8kfy4/0it+Wt4E 6vU1IbrFkTKjp5EgR5TzqOv57ZPE2vLwwUn/UFlP2dENoEwQxOt8IJtqLV/WNxTqnjYa B7XsYEZSsVUz2zV78MpLbcWGrKjZe5sDrbAyoxCPZTknPoKmRUseyyiOeB8NukUPYjFX z8TpZ5gJ8HbtgS9TJB7qURgzifOB0Zdbf60VgNyHEpPG6bTmweitu9SL32KCfYinKORA DYYJ+cvq8870QymHhsZkp8xxSw7rI5QuhuNlCPpoDu19DcMCK+fSKOoyoFUNbRRavd/T R5vg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=CCdrf7jqoTvyTGvaGfuBCcpBw0EjRGKPGe2OH2TTLn0=; b=o0Dsi9oJMA81IPZwngcgu1JTYpY4niYSgLo3yc0ub6UO/njuOrADTqY+eNK+iBHDM4 0GZP7/hnqepribwLpigCz6k7DdX9XevSc9KikMAswxXQd97GO9YKKkm9zYMv5n3PS9yM YK7IFWREhF0Ulgjqv+coXz7jCtOWD9PG3BBF6tB0HZM9rM+T73PHpdPQs6zyfbuGJ2s7 0mgiaqjP0bL+mkYeJ93xZI6bXZsjwdFl3seSDnuf60IAVybPzlX6UItVzjVCCuito8qB +AKSoEEKoMmfjvG8Wz+iHDabKDCtBHV0RnsTHXsFlFaAjPxiEJnekvkj1KO2cPFNTf7A 6sbA== X-Gm-Message-State: APjAAAV+I3jb/rmWoABLliaY522GtGrSxs3BWky8RlSjDtIJiDcho32Y pfHu4+W/l7DWKxX3Nw2L0DRr/9p9 X-Google-Smtp-Source: APXvYqx9GAVFVMVGcqf8d5iEofm3FXVFigHJk3zlOgJ974RmJajEDqs00fe1U7FAUiVTe472tqYauQ== X-Received: by 2002:aa7:8284:: with SMTP id s4mr8960338pfm.235.1554420352526; Thu, 04 Apr 2019 16:25:52 -0700 (PDT) Received: from fainelli-desktop.igp.broadcom.net ([192.19.223.250]) by smtp.gmail.com with ESMTPSA id e23sm28750036pfd.11.2019.04.04.16.25.50 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 04 Apr 2019 16:25:51 -0700 (PDT) From: Florian Fainelli To: linux-arm-kernel@lists.infradead.org Subject: [PATCH 2/2] arm64: perf: Expose Cortex-A53 micro architectural events Date: Thu, 4 Apr 2019 16:25:45 -0700 Message-Id: <20190404232545.2627-3-f.fainelli@gmail.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190404232545.2627-1-f.fainelli@gmail.com> References: <20190404232545.2627-1-f.fainelli@gmail.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20190404_162554_106504_3B969AD7 X-CRM114-Status: GOOD ( 16.14 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.21 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: Mark Rutland , Florian Fainelli , Peter Zijlstra , Catalin Marinas , Will Deacon , "open list:PERFORMANCE EVENTS SUBSYSTEM" , Arnaldo Carvalho de Melo , Alexander Shishkin , Ingo Molnar , Namhyung Kim , Jiri Olsa MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+infradead-linux-arm-kernel=archiver.kernel.org@lists.infradead.org Add a variety of useful Cortex-A53 PMU specific events which were recently found useful during a debug session. Signed-off-by: Florian Fainelli --- arch/arm64/kernel/perf_event.c | 118 ++++++++++++++++++++++++++++++++- 1 file changed, 116 insertions(+), 2 deletions(-) diff --git a/arch/arm64/kernel/perf_event.c b/arch/arm64/kernel/perf_event.c index 2d30922692b1..ef4105908830 100644 --- a/arch/arm64/kernel/perf_event.c +++ b/arch/arm64/kernel/perf_event.c @@ -31,7 +31,23 @@ #include /* ARMv8 Cortex-A53 specific event types. */ +#define ARMV8_A53_PERFCTR_EXT_MEM_REQ 0xC0 +#define ARMV8_A53_PERFCTR_NC_EXT_MEM_REQ 0xC1 #define ARMV8_A53_PERFCTR_PREF_LINEFILL 0xC2 +#define ARMV8_A53_PERFCTR_I_CACHE_THROTTLE 0xC3 +#define ARMV8_A53_PERFCTR_ENT_READ_ALLOC 0xC4 +#define ARMV8_A53_PERFCTR_READ_ALLOC_MODE 0xC5 +#define ARMV8_A53_PERFCTR_PRE_DECODE_ERROR 0xC6 +#define ARMV8_A53_PERFCTR_DATA_WR_STALL 0xC7 +#define ARMV8_A53_PERFCTR_SCU_SNOOP_OTHER_CPU 0xC8 +#define ARMV8_A53_PERFCTR_COND_BRANCH_EXEC 0xC9 +#define ARMV8_A53_PERFCTR_INDIR_BRANCH_MISPRED 0xCA +#define ARMV8_A53_PERFCTR_INDIR_BRANCH_MISPRED_COMP 0xCB +#define ARMV8_A53_PERFCTR_COND_BRANCH_MISPRED 0xCC +#define ARMV8_A53_PERFCTR_L1I_CACHE_MEM_ERR 0xD0 +#define ARMV8_A53_PERFCTR_L1D_CACHE_MEM_ERR 0xD1 +#define ARMV8_A53_PERFCTR_TLB_MEM_ERR 0xD2 +#define ARMV8_A53_PERFCTR_MAX_EVENTS 0xD3 /* ARMv8 Cavium ThunderX specific event types. */ #define ARMV8_THUNDER_PERFCTR_L1D_CACHE_MISS_ST 0xE9 @@ -349,6 +365,82 @@ static struct attribute_group armv8_pmuv3_format_attr_group = { .attrs = armv8_pmuv3_format_attrs, }; +#define ARMV8_CORTEXA53_EVENT_ATTR_RESOLVE(m) #m +#define ARMV8_CORTEXA53_EVENT_ATTR(name, config) \ + PMU_EVENT_ATTR(name, armv8_cortex_a53_event_attr_##name, \ + config, armv8pmu_events_sysfs_show) + +ARMV8_CORTEXA53_EVENT_ATTR(ext_mem_req, ARMV8_A53_PERFCTR_EXT_MEM_REQ); +ARMV8_CORTEXA53_EVENT_ATTR(nc_ext_mem_req, ARMV8_A53_PERFCTR_NC_EXT_MEM_REQ); +ARMV8_CORTEXA53_EVENT_ATTR(pref_linefill, ARMV8_A53_PERFCTR_PREF_LINEFILL); +ARMV8_CORTEXA53_EVENT_ATTR(i_cache_throttle, ARMV8_A53_PERFCTR_I_CACHE_THROTTLE); +ARMV8_CORTEXA53_EVENT_ATTR(enter_read_allocate, ARMV8_A53_PERFCTR_ENT_READ_ALLOC); +ARMV8_CORTEXA53_EVENT_ATTR(read_allocate_mode, ARMV8_A53_PERFCTR_READ_ALLOC_MODE); +ARMV8_CORTEXA53_EVENT_ATTR(pre_decode_error, ARMV8_A53_PERFCTR_PRE_DECODE_ERROR); +ARMV8_CORTEXA53_EVENT_ATTR(data_write_stall, ARMV8_A53_PERFCTR_DATA_WR_STALL); +ARMV8_CORTEXA53_EVENT_ATTR(scu_snoop_other_cpu, ARMV8_A53_PERFCTR_SCU_SNOOP_OTHER_CPU); +ARMV8_CORTEXA53_EVENT_ATTR(cond_branch_exec, ARMV8_A53_PERFCTR_COND_BRANCH_EXEC); +ARMV8_CORTEXA53_EVENT_ATTR(indir_br_pred, ARMV8_A53_PERFCTR_INDIR_BRANCH_MISPRED); +ARMV8_CORTEXA53_EVENT_ATTR(indir_br_pred_comp, ARMV8_A53_PERFCTR_INDIR_BRANCH_MISPRED_COMP); +ARMV8_CORTEXA53_EVENT_ATTR(cond_br_mis_pred, ARMV8_A53_PERFCTR_COND_BRANCH_MISPRED); +ARMV8_CORTEXA53_EVENT_ATTR(l1i_cache_mem_err, ARMV8_A53_PERFCTR_L1I_CACHE_MEM_ERR); +ARMV8_CORTEXA53_EVENT_ATTR(l1d_cache_mem_err, ARMV8_A53_PERFCTR_L1D_CACHE_MEM_ERR); +ARMV8_CORTEXA53_EVENT_ATTR(tlb_mem_err, ARMV8_A53_PERFCTR_TLB_MEM_ERR); + +static struct attribute *armv8_cortex_a53_event_attrs[] = { + ARMV8_PMUV3_EVENT_ATTRS + &armv8_cortex_a53_event_attr_ext_mem_req.attr.attr, + &armv8_cortex_a53_event_attr_nc_ext_mem_req.attr.attr, + &armv8_cortex_a53_event_attr_pref_linefill.attr.attr, + &armv8_cortex_a53_event_attr_i_cache_throttle.attr.attr, + &armv8_cortex_a53_event_attr_enter_read_allocate.attr.attr, + &armv8_cortex_a53_event_attr_read_allocate_mode.attr.attr, + &armv8_cortex_a53_event_attr_pre_decode_error.attr.attr, + &armv8_cortex_a53_event_attr_data_write_stall.attr.attr, + &armv8_cortex_a53_event_attr_scu_snoop_other_cpu.attr.attr, + &armv8_cortex_a53_event_attr_cond_branch_exec.attr.attr, + &armv8_cortex_a53_event_attr_indir_br_pred.attr.attr, + &armv8_cortex_a53_event_attr_indir_br_pred_comp.attr.attr, + &armv8_cortex_a53_event_attr_cond_br_mis_pred.attr.attr, + &armv8_cortex_a53_event_attr_l1i_cache_mem_err.attr.attr, + &armv8_cortex_a53_event_attr_l1d_cache_mem_err.attr.attr, + &armv8_cortex_a53_event_attr_tlb_mem_err.attr.attr, + NULL +}; + +static umode_t +armv8_cortex_a53_pmu_event_attr_is_visible(struct kobject *kobj, + struct attribute *attr, int unused) +{ + struct device *dev = kobj_to_dev(kobj); + struct pmu *pmu = dev_get_drvdata(dev); + struct arm_pmu *cpu_pmu = container_of(pmu, struct arm_pmu, pmu); + struct perf_pmu_events_attr *pmu_attr; + + pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr.attr); + + if (pmu_attr->id < ARMV8_PMUV3_MAX_COMMON_EVENTS && + test_bit(pmu_attr->id, cpu_pmu->pmceid_bitmap)) + return attr->mode; + + if (pmu_attr->id >= ARMV8_A53_PERFCTR_EXT_MEM_REQ && + pmu_attr->id < ARMV8_A53_PERFCTR_MAX_EVENTS) + return attr->mode; + + pmu_attr->id -= ARMV8_PMUV3_EXT_COMMON_EVENT_BASE; + if (pmu_attr->id < ARMV8_PMUV3_MAX_COMMON_EVENTS && + test_bit(pmu_attr->id, cpu_pmu->pmceid_ext_bitmap)) + return attr->mode; + + return 0; +} + +static struct attribute_group armv8_cortex_a53_events_attr_group = { + .name = "events", + .attrs = armv8_cortex_a53_event_attrs, + .is_visible = armv8_cortex_a53_pmu_event_attr_is_visible, +}; + /* * Perf Events' indices */ @@ -910,7 +1002,29 @@ static int armv8_pmuv3_map_event(struct perf_event *event) static int armv8_a53_map_event(struct perf_event *event) { - return __armv8_pmuv3_map_event(event, NULL, &armv8_a53_perf_cache_map); + int hw_event_id; + struct arm_pmu *armpmu = to_arm_pmu(event->pmu); + + hw_event_id = armpmu_map_event(event, &armv8_pmuv3_perf_map, + &armv8_pmuv3_perf_cache_map, + ARMV8_PMU_EVTYPE_EVENT); + + if (armv8pmu_event_is_64bit(event)) + event->hw.flags |= ARMPMU_EVT_64BIT; + + /* Only expose micro/arch events supported by this PMU */ + if ((hw_event_id > 0) && (hw_event_id < ARMV8_PMUV3_MAX_COMMON_EVENTS) + && test_bit(hw_event_id, armpmu->pmceid_bitmap)) { + return hw_event_id; + } + + /* Expose Cortex-A53 specific events */ + if (hw_event_id >= ARMV8_A53_PERFCTR_EXT_MEM_REQ && + hw_event_id <= ARMV8_A53_PERFCTR_MAX_EVENTS) + return hw_event_id; + + return armpmu_map_event(event, NULL, &armv8_a53_perf_cache_map, + ARMV8_PMU_EVTYPE_EVENT); } static int armv8_a57_map_event(struct perf_event *event) @@ -1057,7 +1171,7 @@ static int armv8_a53_pmu_init(struct arm_pmu *cpu_pmu) cpu_pmu->name = "armv8_cortex_a53"; cpu_pmu->map_event = armv8_a53_map_event; cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_EVENTS] = - &armv8_pmuv3_events_attr_group; + &armv8_cortex_a53_events_attr_group; cpu_pmu->attr_groups[ARMPMU_ATTR_GROUP_FORMATS] = &armv8_pmuv3_format_attr_group; -- 2.17.1 _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel