From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-17.7 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,INCLUDES_CR_TRAILER,INCLUDES_PATCH,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,USER_AGENT_GIT autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 35E22C433ED for ; Wed, 12 May 2021 18:23:33 +0000 (UTC) Received: from desiato.infradead.org (desiato.infradead.org [90.155.92.199]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 8620D613C3 for ; Wed, 12 May 2021 18:23:32 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 8620D613C3 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=kernel.org Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=desiato.20200630; h=Sender:Content-Transfer-Encoding :Content-Type:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:MIME-Version:Message-Id:Date:Subject:Cc:To:From: Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From:Resent-Sender :Resent-To:Resent-Cc:Resent-Message-ID:In-Reply-To:References:List-Owner; bh=tTrtWcMlY/AY6LY6qMncjlk3pWb9UXvcs6wljZXkpU4=; b=P19bTLHP6WUwp/Zqza1miUSDf3 AuF5/GttF6sMBT24K0619Jr6RyBnDvORgRxnSrCPPi2hAZv6V/NAwviVUgnCAcaVpmdj8KnOYqZrE rTnAYjchOwfsebB2aGrc63Lc0bhBppbPxP6D5g9DFpuwYCGxvGzq9hGe+gp4cdexX4SSSotZCBeoV VeSC8hiAWwQVY06LEDH/dmnb+L/2pkZnwKQI3+BttL99cTHj0zenukYyNfxu5pRDF8genCRrbOiAD 4nVMgGK2urSzdlQhPOQlU3qtihU6SD7K8VzcbKmei+OIoNCT9shj8jhJ7z0H5zX20wAOXABxiSsyo B0JIaBGA==; Received: from localhost ([::1] helo=desiato.infradead.org) by desiato.infradead.org with esmtp (Exim 4.94 #2 (Red Hat Linux)) id 1lgtUl-003cLM-Q5; Wed, 12 May 2021 18:22:08 +0000 Received: from bombadil.infradead.org ([2607:7c80:54:e::133]) by desiato.infradead.org with esmtps (Exim 4.94 #2 (Red Hat Linux)) id 1lgtFK-003XD2-TO for linux-arm-kernel@desiato.infradead.org; Wed, 12 May 2021 18:06:10 +0000 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=infradead.org; s=bombadil.20210309; h=Content-Transfer-Encoding: MIME-Version:Message-Id:Date:Subject:Cc:To:From:Sender:Reply-To:Content-Type: Content-ID:Content-Description:In-Reply-To:References; bh=fQ+Z/lKcZ8OePsQsXVPEskf2IOOmZQD9V2bWmDIIdJE=; b=Ow0F/6IFNE3beqFVqCZn2TZbS0 AHxKHmKPbXTBT1uvl5HtH+4vQ0EyhH3NeLTcZLgWvaLOx07RKrKsI9u50CJv/WlL5NFgfgXgjSv78 s8yCtVq1WCC0tnapf9OKezsWGlpihtJlyhQP7CqEVuAsByKbuvPEjVvwEyV1rj0aRKsauD+Mc0ebH i4QAFr/ppFiaL3LsNqpBZUwEtTe7wNVH6WXUgsGUhzw7OKmjO23HZ2owJQp37JnucogaxMzaKVRch BElVmCKkv3mJKmbXl4Qa18JLZJnC0HegrP3ac32SmEnkF8tSGUBgVZHCJy7JGhDLNuLqWcAQbslHr krKNCoKg==; Received: from mail.kernel.org ([198.145.29.99]) by bombadil.infradead.org with esmtps (Exim 4.94 #2 (Red Hat Linux)) id 1lgtFH-00AgPP-T1 for linux-arm-kernel@lists.infradead.org; Wed, 12 May 2021 18:06:09 +0000 Received: by mail.kernel.org (Postfix) with ESMTPSA id 54A0A61457; Wed, 12 May 2021 18:06:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1620842767; bh=JXmTuobwAbnhWAc/TeI1sLaB+hU4IUFukikAe6g+w/g=; h=From:To:Cc:Subject:Date:From; b=gLb/XWywxIl2R3te7Agu1VmZMsQ9j5W9zAIX/0K5auRNRpo4DZKRzom8QDX5lgjCf hQpCEbjQb+D6uYYx/cHXGFgRRjbJ+NsG4O9SUmudiueidV4fjE46fealq/F/wa27ms nWtsjmgy6z3QNwV8bCQKSGpXbkqBBQd0bz/P011VIHpV4trX9MBuPGguk1yXxNirvY VVxVG0sce3Z4W1d6cH9P1WByKYU3vyy7p8/f0v3BsA8OpfdtbofDEbczOpiSeo8YC2 ZJx6tPkke+8ERaKwCs5ax23tS0+ED2HMCkxw2zX21bKWdZCFxdzFrGOtfFF+PRvVUB 6insRFSVcQ91w== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Ard Biesheuvel , Nicolas Pitre , Russell King , Sasha Levin , linux-arm-kernel@lists.infradead.org Subject: [PATCH AUTOSEL 4.4 1/4] ARM: 9058/1: cache-v7: refactor v7_invalidate_l1 to avoid clobbering r5/r6 Date: Wed, 12 May 2021 14:06:00 -0400 Message-Id: <20210512180604.666144-1-sashal@kernel.org> X-Mailer: git-send-email 2.30.2 MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210512_110608_028362_3A1FA83F X-CRM114-Status: GOOD ( 15.01 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org From: Ard Biesheuvel [ Upstream commit f9e7a99fb6b86aa6a00e53b34ee6973840e005aa ] The cache invalidation code in v7_invalidate_l1 can be tweaked to re-read the associativity from CCSIDR, and keep the way identifier component in a single register that is assigned in the outer loop. This way, we need 2 registers less. Given that the number of sets is typically much larger than the associativity, rearrange the code so that the outer loop has the fewer number of iterations, ensuring that the re-read of CCSIDR only occurs a handful of times in practice. Fix the whitespace while at it, and update the comment to indicate that this code is no longer a clone of anything else. Acked-by: Nicolas Pitre Signed-off-by: Ard Biesheuvel Signed-off-by: Russell King Signed-off-by: Sasha Levin --- arch/arm/mm/cache-v7.S | 51 +++++++++++++++++++++--------------------- 1 file changed, 25 insertions(+), 26 deletions(-) diff --git a/arch/arm/mm/cache-v7.S b/arch/arm/mm/cache-v7.S index 11d699af30ed..db568be45946 100644 --- a/arch/arm/mm/cache-v7.S +++ b/arch/arm/mm/cache-v7.S @@ -27,41 +27,40 @@ * processor. We fix this by performing an invalidate, rather than a * clean + invalidate, before jumping into the kernel. * - * This function is cloned from arch/arm/mach-tegra/headsmp.S, and needs - * to be called for both secondary cores startup and primary core resume - * procedures. + * This function needs to be called for both secondary cores startup and + * primary core resume procedures. */ ENTRY(v7_invalidate_l1) mov r0, #0 mcr p15, 2, r0, c0, c0, 0 mrc p15, 1, r0, c0, c0, 0 - movw r1, #0x7fff - and r2, r1, r0, lsr #13 + movw r3, #0x3ff + and r3, r3, r0, lsr #3 @ 'Associativity' in CCSIDR[12:3] + clz r1, r3 @ WayShift + mov r2, #1 + mov r3, r3, lsl r1 @ NumWays-1 shifted into bits [31:...] + movs r1, r2, lsl r1 @ #1 shifted left by same amount + moveq r1, #1 @ r1 needs value > 0 even if only 1 way - movw r1, #0x3ff + and r2, r0, #0x7 + add r2, r2, #4 @ SetShift - and r3, r1, r0, lsr #3 @ NumWays - 1 - add r2, r2, #1 @ NumSets +1: movw r4, #0x7fff + and r0, r4, r0, lsr #13 @ 'NumSets' in CCSIDR[27:13] - and r0, r0, #0x7 - add r0, r0, #4 @ SetShift - - clz r1, r3 @ WayShift - add r4, r3, #1 @ NumWays -1: sub r2, r2, #1 @ NumSets-- - mov r3, r4 @ Temp = NumWays -2: subs r3, r3, #1 @ Temp-- - mov r5, r3, lsl r1 - mov r6, r2, lsl r0 - orr r5, r5, r6 @ Reg = (Temp<