From: Rob Herring <robh@kernel.org>
To: Siddharth Vadapalli <s-vadapalli@ti.com>
Cc: lee.jones@linaro.org, krzysztof.kozlowski@linaro.org,
krzysztof.kozlowski+dt@linaro.org, kishon@ti.com,
vkoul@kernel.org, dan.carpenter@oracle.com,
grygorii.strashko@ti.com, rogerq@kernel.org,
devicetree@vger.kernel.org, linux-kernel@vger.kernel.org,
linux-phy@lists.infradead.org,
linux-arm-kernel@lists.infradead.org, sjakhade@cadence.com
Subject: Re: [PATCH 1/6] dt-bindings: phy: ti: phy-gmii-sel: Add bindings for J721e
Date: Wed, 14 Sep 2022 11:15:27 -0500 [thread overview]
Message-ID: <20220914161527.GA2269201-robh@kernel.org> (raw)
In-Reply-To: <20220914093911.187764-2-s-vadapalli@ti.com>
On Wed, Sep 14, 2022 at 03:09:06PM +0530, Siddharth Vadapalli wrote:
> TI's J721e SoC supports additional PHY modes like QSGMII and SGMII
> that are not supported on earlier SoCs. Add a compatible for it.
>
> Extend ti,qsgmii-main-ports property to support selection of upto
> two main ports at once across the two QSGMII interfaces.
>
> Signed-off-by: Siddharth Vadapalli <s-vadapalli@ti.com>
> ---
> .../bindings/phy/ti,phy-gmii-sel.yaml | 52 ++++++++++++++++---
> 1 file changed, 46 insertions(+), 6 deletions(-)
>
> diff --git a/Documentation/devicetree/bindings/phy/ti,phy-gmii-sel.yaml b/Documentation/devicetree/bindings/phy/ti,phy-gmii-sel.yaml
> index da7cac537e15..1e19efab018b 100644
> --- a/Documentation/devicetree/bindings/phy/ti,phy-gmii-sel.yaml
> +++ b/Documentation/devicetree/bindings/phy/ti,phy-gmii-sel.yaml
> @@ -54,6 +54,7 @@ properties:
> - ti,dm814-phy-gmii-sel
> - ti,am654-phy-gmii-sel
> - ti,j7200-cpsw5g-phy-gmii-sel
> + - ti,j721e-cpsw9g-phy-gmii-sel
>
> reg:
> maxItems: 1
> @@ -65,12 +66,19 @@ properties:
> description: |
> Required only for QSGMII mode. Array to select the port for
> QSGMII main mode. Rest of the ports are selected as QSGMII_SUB
> - ports automatically. Any one of the 4 CPSW5G ports can act as the
> - main port with the rest of them being the QSGMII_SUB ports.
> - maxItems: 1
> - items:
> - minimum: 1
> - maximum: 4
> + ports automatically. For J7200 CPSW5G with the compatible:
> + ti,j7200-cpsw5g-phy-gmii-sel, ti,qsgmii-main-ports is an
> + array of only one element, which is the port number ranging from
> + 1 to 4. For J721e CPSW9G with the compatible:
> + ti,j721e-cpsw9g-phy-gmii-sel, ti,qsgmii-main-ports is an array
> + of two elements, which corresponds to two potential QSGMII main
> + ports. The first element and second element of the array can both
> + range from 1 to 8 each, corresponding to two QSGMII main ports.
> + For J721e CPSW9G, to configure port 2 as the first QSGMII main
> + port and port 7 as the second QSGMII main port, we specify:
> + ti,qsgmii-main-ports = <2>, <7>;
> + If only one QSGMII main port is desired, mention the same main
> + port twice.
Two different forms for the same property name is not great. Just make a
new property if you need something different.
Rob
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel
next prev parent reply other threads:[~2022-09-14 16:17 UTC|newest]
Thread overview: 18+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-09-14 9:39 [PATCH 0/6] Add support for J721e CPSW9G and SGMII mode Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 1/6] dt-bindings: phy: ti: phy-gmii-sel: Add bindings for J721e Siddharth Vadapalli
2022-09-14 16:15 ` Rob Herring [this message]
2022-09-15 5:28 ` Siddharth Vadapalli
2022-09-19 10:17 ` Krzysztof Kozlowski
2022-09-20 4:56 ` Siddharth Vadapalli
2022-09-21 6:36 ` Krzysztof Kozlowski
2022-09-19 10:15 ` Krzysztof Kozlowski
2022-09-20 4:27 ` Siddharth Vadapalli
2022-09-21 6:39 ` Krzysztof Kozlowski
2022-09-21 7:23 ` Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 2/6] phy: ti: gmii-sel: Add support for configuring CPSW5G ports in SGMII mode Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 3/6] phy: ti: gmii-sel: Add support for CPSW9G GMII SEL in J721e Siddharth Vadapalli
2022-09-14 11:34 ` Roger Quadros
2022-09-15 6:19 ` Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 4/6] phy: ti: gmii-sel: Enable SGMII mode configuration for J721E Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 5/6] phy: ti: phy-j721e-wiz: Add SGMII support in wiz driver " Siddharth Vadapalli
2022-09-14 9:39 ` [PATCH 6/6] phy: cadence: Sierra: Add PCIe + SGMII PHY multilink configuration Siddharth Vadapalli
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20220914161527.GA2269201-robh@kernel.org \
--to=robh@kernel.org \
--cc=dan.carpenter@oracle.com \
--cc=devicetree@vger.kernel.org \
--cc=grygorii.strashko@ti.com \
--cc=kishon@ti.com \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=krzysztof.kozlowski@linaro.org \
--cc=lee.jones@linaro.org \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-phy@lists.infradead.org \
--cc=rogerq@kernel.org \
--cc=s-vadapalli@ti.com \
--cc=sjakhade@cadence.com \
--cc=vkoul@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).