From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id CFD32D15DB2 for ; Mon, 21 Oct 2024 16:58:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:List-Subscribe:List-Help :List-Post:List-Archive:List-Unsubscribe:List-Id:In-Reply-To:Content-Type: MIME-Version:References:Message-ID:Subject:Cc:To:From:Date:Reply-To: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=5cwde5E2zxNLJHbrMpPGSZP5VU8NCdWYEtqRGZqW5/o=; b=aVWK281GO7Lzl7b3P/WVAODHI0 2Ov4kjDzivZFmH1E0KiYg9bd+hc3Y4f9VRVuQBZjYTtJirkhK2PXs83BVAfnPjspM1Uq2QCCxdmGm bnCq5ZD+ohaD0etSA8QdWgA8YzZoROIDnXaje0UjOdvRQXvOjFnysziqnnIAITn47KczPiAgY8NkY 7Ew8zT5v7Ro25j9tBBbxhZdIqFCl+sHnhlEXM2iI2N+gFffmiKPKjshCyOzxezy7APbpQbcH1G+vZ pN6U6A36gI01Iy/KeLsLwiDlx8pzb7kYijjJ4WbzYf6QbSlyiVZi5DHdUGMJzCTMEdMuBEfX72bgC QsbOUOeg==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.98 #2 (Red Hat Linux)) id 1t2vjF-000000082l8-2d3Q; Mon, 21 Oct 2024 16:58:01 +0000 Received: from dfw.source.kernel.org ([139.178.84.217]) by bombadil.infradead.org with esmtps (Exim 4.98 #2 (Red Hat Linux)) id 1t2vhk-000000082f4-3QDk; Mon, 21 Oct 2024 16:56:30 +0000 Received: from smtp.kernel.org (transwarp.subspace.kernel.org [100.75.92.58]) by dfw.source.kernel.org (Postfix) with ESMTP id 3764C5C4282; Mon, 21 Oct 2024 16:56:23 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 01E20C4CEC3; Mon, 21 Oct 2024 16:56:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1729529787; bh=liPd4zwwNy3T+1XLeHuqkI/iYD/8y4/wV+I9AolNpIg=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=bgZU75ZeBiRT88L0fTlc+hKkfIm+521NfeTaa5pqW8Kn8ZGsrX9To9RwJi50mEkGX hKd0p4gAX5OSTuwS8FwdvhpICy9EzKFOV09zSxHkTLEZBOlScdAw+XDXDoNS5Tegw4 lWgwuP32nTjxDW7h/oi59zWHTwAZqyD0lAfr2nhMwnTrMsmSUxSBS3SABSJMPXUekd /np3SM4/nPr/jBAaeJb/o1rGHd3yNw1Fm9+ylvKDgPKyJcbsCGE3PjgCJmRc2RK05R 9RKijhngwzRRqkz3q7FIg2DF7iwOWOkpaCETr7HOSYwAWPx9vqyleYii0NAT61qdkE 23biU/DDR+VXA== Date: Mon, 21 Oct 2024 17:56:21 +0100 From: Conor Dooley To: Yassine Oudjana Cc: Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Matthias Brugger , AngeloGioacchino Del Regno , Philipp Zabel , Lukas Bulwahn , Daniel Golle , Sam Shih , Yassine Oudjana , linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mediatek@lists.infradead.org, linux-arm-kernel@lists.infradead.org Subject: Re: [PATCH 1/2] dt-bindings: clock: mediatek: Add bindings for MT6735 syscon clock and reset controllers Message-ID: <20241021-goatskin-wafer-7582dbcfe1d1@spud> References: <20241021121618.151079-1-y.oudjana@protonmail.com> <20241021121618.151079-2-y.oudjana@protonmail.com> MIME-Version: 1.0 Content-Type: multipart/signed; micalg=pgp-sha256; protocol="application/pgp-signature"; boundary="ZXuBxhWPZaWXTuxG" Content-Disposition: inline In-Reply-To: <20241021121618.151079-2-y.oudjana@protonmail.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20241021_095628_977009_E066CC40 X-CRM114-Status: GOOD ( 20.02 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org --ZXuBxhWPZaWXTuxG Content-Type: text/plain; charset=us-ascii Content-Disposition: inline Content-Transfer-Encoding: quoted-printable On Mon, Oct 21, 2024 at 03:16:15PM +0300, Yassine Oudjana wrote: > From: Yassine Oudjana >=20 > Add device tree bindings for syscon clock and reset controllers (IMGSYS, > MFGCFG, VDECSYS and VENCSYS). >=20 > Signed-off-by: Yassine Oudjana > --- > .../bindings/clock/mediatek,syscon.yaml | 4 ++++ > MAINTAINERS | 6 ++++++ > .../dt-bindings/clock/mediatek,mt6735-imgsys.h | 15 +++++++++++++++ > .../dt-bindings/clock/mediatek,mt6735-mfgcfg.h | 8 ++++++++ > .../dt-bindings/clock/mediatek,mt6735-vdecsys.h | 9 +++++++++ > .../dt-bindings/clock/mediatek,mt6735-vencsys.h | 11 +++++++++++ > .../dt-bindings/reset/mediatek,mt6735-mfgcfg.h | 9 +++++++++ > .../dt-bindings/reset/mediatek,mt6735-vdecsys.h | 10 ++++++++++ Is it really necessary to have individual files foe each of these? Seems a bit extra, no? Cheers, Conor. > 8 files changed, 72 insertions(+) > create mode 100644 include/dt-bindings/clock/mediatek,mt6735-imgsys.h > create mode 100644 include/dt-bindings/clock/mediatek,mt6735-mfgcfg.h > create mode 100644 include/dt-bindings/clock/mediatek,mt6735-vdecsys.h > create mode 100644 include/dt-bindings/clock/mediatek,mt6735-vencsys.h > create mode 100644 include/dt-bindings/reset/mediatek,mt6735-mfgcfg.h > create mode 100644 include/dt-bindings/reset/mediatek,mt6735-vdecsys.h >=20 > diff --git a/Documentation/devicetree/bindings/clock/mediatek,syscon.yaml= b/Documentation/devicetree/bindings/clock/mediatek,syscon.yaml > index 10483e26878fb..a86a64893c675 100644 > --- a/Documentation/devicetree/bindings/clock/mediatek,syscon.yaml > +++ b/Documentation/devicetree/bindings/clock/mediatek,syscon.yaml > @@ -28,6 +28,10 @@ properties: > - mediatek,mt2712-mfgcfg > - mediatek,mt2712-vdecsys > - mediatek,mt2712-vencsys > + - mediatek,mt6735-imgsys > + - mediatek,mt6735-mfgcfg > + - mediatek,mt6735-vdecsys > + - mediatek,mt6735-vencsys > - mediatek,mt6765-camsys > - mediatek,mt6765-imgsys > - mediatek,mt6765-mipi0a > diff --git a/MAINTAINERS b/MAINTAINERS > index 2ce38c6c0e6ff..25484783f6a0b 100644 > --- a/MAINTAINERS > +++ b/MAINTAINERS > @@ -14537,11 +14537,17 @@ F: drivers/clk/mediatek/clk-mt6735-infracfg.c > F: drivers/clk/mediatek/clk-mt6735-pericfg.c > F: drivers/clk/mediatek/clk-mt6735-topckgen.c > F: include/dt-bindings/clock/mediatek,mt6735-apmixedsys.h > +F: include/dt-bindings/clock/mediatek,mt6735-imgsys.h > F: include/dt-bindings/clock/mediatek,mt6735-infracfg.h > +F: include/dt-bindings/clock/mediatek,mt6735-mfgcfg.h > F: include/dt-bindings/clock/mediatek,mt6735-pericfg.h > F: include/dt-bindings/clock/mediatek,mt6735-topckgen.h > +F: include/dt-bindings/clock/mediatek,mt6735-vdecsys.h > +F: include/dt-bindings/clock/mediatek,mt6735-vencsys.h > F: include/dt-bindings/reset/mediatek,mt6735-infracfg.h > +F: include/dt-bindings/reset/mediatek,mt6735-mfgcfg.h > F: include/dt-bindings/reset/mediatek,mt6735-pericfg.h > +F: include/dt-bindings/reset/mediatek,mt6735-vdecsys.h > =20 > MEDIATEK MT76 WIRELESS LAN DRIVER > M: Felix Fietkau > diff --git a/include/dt-bindings/clock/mediatek,mt6735-imgsys.h b/include= /dt-bindings/clock/mediatek,mt6735-imgsys.h > new file mode 100644 > index 0000000000000..f250c26c5eb4d > --- /dev/null > +++ b/include/dt-bindings/clock/mediatek,mt6735-imgsys.h > @@ -0,0 +1,15 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_CLK_MT6735_IMGSYS_H > +#define _DT_BINDINGS_CLK_MT6735_IMGSYS_H > + > +#define CLK_IMG_SMI_LARB2 0 > +#define CLK_IMG_CAM_SMI 1 > +#define CLK_IMG_CAM_CAM 2 > +#define CLK_IMG_SEN_TG 3 > +#define CLK_IMG_SEN_CAM 4 > +#define CLK_IMG_CAM_SV 5 > +#define CLK_IMG_SUFOD 6 > +#define CLK_IMG_FD 7 > + > +#endif /* _DT_BINDINGS_CLK_MT6735_IMGSYS_H */ > diff --git a/include/dt-bindings/clock/mediatek,mt6735-mfgcfg.h b/include= /dt-bindings/clock/mediatek,mt6735-mfgcfg.h > new file mode 100644 > index 0000000000000..d2d99a48348a0 > --- /dev/null > +++ b/include/dt-bindings/clock/mediatek,mt6735-mfgcfg.h > @@ -0,0 +1,8 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_CLK_MT6735_MFGCFG_H > +#define _DT_BINDINGS_CLK_MT6735_MFGCFG_H > + > +#define CLK_MFG_BG3D 0 > + > +#endif /* _DT_BINDINGS_CLK_MT6735_MFGCFG_H */ > diff --git a/include/dt-bindings/clock/mediatek,mt6735-vdecsys.h b/includ= e/dt-bindings/clock/mediatek,mt6735-vdecsys.h > new file mode 100644 > index 0000000000000..f94cec10c89ff > --- /dev/null > +++ b/include/dt-bindings/clock/mediatek,mt6735-vdecsys.h > @@ -0,0 +1,9 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_CLK_MT6735_VDECSYS_H > +#define _DT_BINDINGS_CLK_MT6735_VDECSYS_H > + > +#define CLK_VDEC_VDEC 0 > +#define CLK_VDEC_SMI_LARB1 1 > + > +#endif /* _DT_BINDINGS_CLK_MT6735_VDECSYS_H */ > diff --git a/include/dt-bindings/clock/mediatek,mt6735-vencsys.h b/includ= e/dt-bindings/clock/mediatek,mt6735-vencsys.h > new file mode 100644 > index 0000000000000..e5a9cb4f269ff > --- /dev/null > +++ b/include/dt-bindings/clock/mediatek,mt6735-vencsys.h > @@ -0,0 +1,11 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_CLK_MT6735_VENCSYS_H > +#define _DT_BINDINGS_CLK_MT6735_VENCSYS_H > + > +#define CLK_VENC_SMI_LARB3 0 > +#define CLK_VENC_VENC 1 > +#define CLK_VENC_JPGENC 2 > +#define CLK_VENC_JPGDEC 3 > + > +#endif /* _DT_BINDINGS_CLK_MT6735_VENCSYS_H */ > diff --git a/include/dt-bindings/reset/mediatek,mt6735-mfgcfg.h b/include= /dt-bindings/reset/mediatek,mt6735-mfgcfg.h > new file mode 100644 > index 0000000000000..c489242b226e2 > --- /dev/null > +++ b/include/dt-bindings/reset/mediatek,mt6735-mfgcfg.h > @@ -0,0 +1,9 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_RESET_MT6735_MFGCFG_H > +#define _DT_BINDINGS_RESET_MT6735_MFGCFG_H > + > +#define MT6735_MFG_RST0_AXI 0 > +#define MT6735_MFG_RST0_G3D 1 > + > +#endif /* _DT_BINDINGS_RESET_MT6735_MFGCFG_H */ > diff --git a/include/dt-bindings/reset/mediatek,mt6735-vdecsys.h b/includ= e/dt-bindings/reset/mediatek,mt6735-vdecsys.h > new file mode 100644 > index 0000000000000..90ad73af50a3f > --- /dev/null > +++ b/include/dt-bindings/reset/mediatek,mt6735-vdecsys.h > @@ -0,0 +1,10 @@ > +/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ > + > +#ifndef _DT_BINDINGS_RESET_MT6735_VDECSYS_H > +#define _DT_BINDINGS_RESET_MT6735_VDECSYS_H > + > +#define MT6735_VDEC_RST0_VDEC 0 > + > +#define MT6735_VDEC_RST1_SMI_LARB1 1 > + > +#endif /* _DT_BINDINGS_RESET_MT6735_VDECSYS_H */ > --=20 > 2.47.0 >=20 --ZXuBxhWPZaWXTuxG Content-Type: application/pgp-signature; name="signature.asc" -----BEGIN PGP SIGNATURE----- iHUEABYIAB0WIQRh246EGq/8RLhDjO14tDGHoIJi0gUCZxaHtQAKCRB4tDGHoIJi 0vumAPwIGS1OkatMBdA7JBQ/k/ArAJ9clhu5Cv3etWlrGqWZwgD/X6ZWlsd5k88w qd9HgL4SAxnpMRUPeiUkOmaN5qWsTAE= =+NYr -----END PGP SIGNATURE----- --ZXuBxhWPZaWXTuxG--