From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 1BCB7C369C2 for ; Fri, 25 Apr 2025 19:10:14 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:List-Subscribe:List-Help :List-Post:List-Archive:List-Unsubscribe:List-Id:In-Reply-To:Content-Type: MIME-Version:References:Message-ID:Subject:CC:To:From:Date:Reply-To: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=v/ZY+DevxDSqruvVl+CgKBTK5F/u+6alzZsc87GdoMM=; b=g32GVrvg7irEY6kfaH74dsx8YB UdUvjFXIVPvQorTxERRHXmR2BjhrKjZVN8OgfW9E52XlpjY0M5hAXcVDJEaJPw0ZdF07y8iD4HlcC uTSxMo+tohbil8qUijA6eQl6kxegWAtyGTfWInU78dY3UEunXrdd4kzV5ewVLgqyy5LEKSEJd9YoG 4UDkPXrEeV4TmwDUue1tKYORh4m7+oMLBjXiLOXLDNNJUkD+6XXTGxZ+MRHtacHKzt2fYNxGYYaAn /7YB2m9d+KU/twNa9wkggPxwhSOypGV9ZobvGugKreNoUIX4nI4OZ3I1fW4hrjaLxkVXdDh3ptxhD +pn8FLig==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.98.2 #2 (Red Hat Linux)) id 1u8OR4-00000000c7s-2Xk5; Fri, 25 Apr 2025 19:10:06 +0000 Received: from fllvem-ot04.ext.ti.com ([198.47.19.246]) by bombadil.infradead.org with esmtps (Exim 4.98.2 #2 (Red Hat Linux)) id 1u8OPC-00000000bqp-4AvI for linux-arm-kernel@lists.infradead.org; Fri, 25 Apr 2025 19:08:12 +0000 Received: from fllv0034.itg.ti.com ([10.64.40.246]) by fllvem-ot04.ext.ti.com (8.15.2/8.15.2) with ESMTPS id 53PJ831l2862529 (version=TLSv1.2 cipher=DHE-RSA-AES256-GCM-SHA384 bits=256 verify=OK); Fri, 25 Apr 2025 14:08:03 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1745608083; bh=v/ZY+DevxDSqruvVl+CgKBTK5F/u+6alzZsc87GdoMM=; h=Date:From:To:CC:Subject:References:In-Reply-To; b=IdUl5Bn/1LxfG2ntRSMkFtRblGw973o2F5myBC04i6/IIRdf0TfwI64JZfJrBMAeN SbCTTtkevggALf+BSF29lAoEqm2a6pDKm/qsgipZv7bHCTj8KRfbRdnbVIvR0EWQh0 NqA/GHPB+6XnaYwXUA1ysfjJjWd+wvYxvmA1o6eQ= Received: from DLEE102.ent.ti.com (dlee102.ent.ti.com [157.170.170.32]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 53PJ838E001635 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Fri, 25 Apr 2025 14:08:03 -0500 Received: from DLEE100.ent.ti.com (157.170.170.30) by DLEE102.ent.ti.com (157.170.170.32) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23; Fri, 25 Apr 2025 14:08:03 -0500 Received: from lelvsmtp5.itg.ti.com (10.180.75.250) by DLEE100.ent.ti.com (157.170.170.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.2507.23 via Frontend Transport; Fri, 25 Apr 2025 14:08:03 -0500 Received: from localhost (uda0133052.dhcp.ti.com [128.247.81.232]) by lelvsmtp5.itg.ti.com (8.15.2/8.15.2) with ESMTP id 53PJ83Cu089924; Fri, 25 Apr 2025 14:08:03 -0500 Date: Fri, 25 Apr 2025 14:08:03 -0500 From: Nishanth Menon To: Kendall Willis CC: , , , , Subject: Re: [PATCH] firmware: ti_sci: Convert CPU latency constraint from us to ms Message-ID: <20250425190803.s7bag5fop7hsxcxe@sliced> References: <20250425153754.2141984-1-k-willis@ti.com> MIME-Version: 1.0 Content-Type: text/plain; charset="us-ascii" Content-Disposition: inline In-Reply-To: <20250425153754.2141984-1-k-willis@ti.com> X-C2ProcessedOrg: 333ef613-75bf-4e12-a4b1-8e3623f5dcea X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20250425_120811_172711_57545655 X-CRM114-Status: GOOD ( 23.50 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On 10:37-20250425, Kendall Willis wrote: > Fix CPU resume latency constraint units sent to TI SCI firmware. > CPU latency constraints are set using the PM QoS framework. The PM QoS > framework uses usecs as the units for latency whereas the device manager > uses msecs, so a conversion is needed before passing to device manager. > If this is a bug fix (sounds like it), follow the stable kernel rules. Also please do not expect reviewers in the community know what this means, I think you intent to point folks to the url https://software-dl.ti.com/tisci/esd/latest/2_tisci_msgs/pm/lpm.html#tisci-msg-lpm-set-latency-constraint If so, add the reference to your commit message. > Signed-off-by: Kendall Willis > Reviewed-by: Dhruva Gole > --- > Test log [1] shows entry to MCU Only low power mode by sending a CPU > resume latency constraint of 100000 us using PM QoS. MCU Only is shown > to be entered by 0x1 as the printed mode. > > [1] https://gist.github.com/kwillis01/059a2ca38232387b414bc6f4b87c7475 > --- > drivers/firmware/ti_sci.c | 9 +++++++-- > 1 file changed, 7 insertions(+), 2 deletions(-) > > diff --git a/drivers/firmware/ti_sci.c b/drivers/firmware/ti_sci.c > index 806a975fff22..bc138a837430 100644 > --- a/drivers/firmware/ti_sci.c > +++ b/drivers/firmware/ti_sci.c > @@ -3670,6 +3670,7 @@ static int __maybe_unused ti_sci_suspend(struct device *dev) > struct ti_sci_info *info = dev_get_drvdata(dev); > struct device *cpu_dev, *cpu_dev_max = NULL; > s32 val, cpu_lat = 0; > + u16 cpu_lat_ms; > int i, ret; > > if (info->fw_caps & MSG_FLAG_CAPS_LPM_DM_MANAGED) { > @@ -3682,9 +3683,13 @@ static int __maybe_unused ti_sci_suspend(struct device *dev) > } > } > if (cpu_dev_max) { > - dev_dbg(cpu_dev_max, "%s: sending max CPU latency=%u\n", __func__, cpu_lat); > + /* PM QoS latency unit is usecs, TI SCI uses msecs */ > + cpu_lat_ms = cpu_lat / USEC_PER_MSEC; round_down or a round_up? I assume you intent round_down, please document that in the comments. > + dev_dbg(cpu_dev_max, "%s: sending max CPU latency=%u ms\n", __func__, > + cpu_lat_ms); > ret = ti_sci_cmd_set_latency_constraint(&info->handle, > - cpu_lat, TISCI_MSG_CONSTRAINT_SET); > + cpu_lat_ms, > + TISCI_MSG_CONSTRAINT_SET); > if (ret) > return ret; > } > > base-commit: 393d0c54cae31317deaa9043320c5fd9454deabc > -- > 2.34.1 > -- Regards, Nishanth Menon Key (0xDDB5849D1736249D) / Fingerprint: F8A2 8693 54EB 8232 17A3 1A34 DDB5 849D 1736 249D