From: "Clément Le Goffic" <clement.legoffic@foss.st.com>
To: Will Deacon <will@kernel.org>,
Mark Rutland <mark.rutland@arm.com>,
Rob Herring <robh@kernel.org>,
Krzysztof Kozlowski <krzk+dt@kernel.org>,
Conor Dooley <conor+dt@kernel.org>,
Maxime Coquelin <mcoquelin.stm32@gmail.com>,
Alexandre Torgue <alexandre.torgue@foss.st.com>,
Philipp Zabel <p.zabel@pengutronix.de>,
Jonathan Corbet <corbet@lwn.net>,
Gatien Chevallier <gatien.chevallier@foss.st.com>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>,
Gabriel Fernandez <gabriel.fernandez@foss.st.com>,
Krzysztof Kozlowski <krzk@kernel.org>,
Le Goffic <legoffic.clement@gmail.com>
Cc: linux-arm-kernel@lists.infradead.org,
linux-perf-users@vger.kernel.org, devicetree@vger.kernel.org,
linux-stm32@st-md-mailman.stormreply.com,
linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org,
linux-clk@vger.kernel.org,
"Clément Le Goffic" <clement.legoffic@foss.st.com>
Subject: [PATCH v2 10/16] Documentation: perf: stm32: add ddrperfm support
Date: Fri, 11 Jul 2025 16:49:02 +0200 [thread overview]
Message-ID: <20250711-ddrperfm-upstream-v2-10-cdece720348f@foss.st.com> (raw)
In-Reply-To: <20250711-ddrperfm-upstream-v2-0-cdece720348f@foss.st.com>
The DDRPERFM is the DDR Performance Monitor embedded in STM32MPU SoC.
This documentation introduces the DDRPERFM, the stm32-ddr-pmu driver
supporting it and how to use it with the perf tool.
Signed-off-by: Clément Le Goffic <clement.legoffic@foss.st.com>
---
Documentation/admin-guide/perf/index.rst | 1 +
Documentation/admin-guide/perf/stm32-ddr-pmu.rst | 86 ++++++++++++++++++++++++
2 files changed, 87 insertions(+)
diff --git a/Documentation/admin-guide/perf/index.rst b/Documentation/admin-guide/perf/index.rst
index 072b510385c4..33aedc4ee5c3 100644
--- a/Documentation/admin-guide/perf/index.rst
+++ b/Documentation/admin-guide/perf/index.rst
@@ -29,3 +29,4 @@ Performance monitor support
cxl
ampere_cspmu
mrvl-pem-pmu
+ stm32-ddr-pmu
diff --git a/Documentation/admin-guide/perf/stm32-ddr-pmu.rst b/Documentation/admin-guide/perf/stm32-ddr-pmu.rst
new file mode 100644
index 000000000000..5b02bf44dd7a
--- /dev/null
+++ b/Documentation/admin-guide/perf/stm32-ddr-pmu.rst
@@ -0,0 +1,86 @@
+.. SPDX-License-Identifier: GPL-2.0
+
+========================================
+STM32 DDR Performance Monitor (DDRPERFM)
+========================================
+
+The DDRPERFM is the DDR Performance Monitor embedded in STM32MPU SoC.
+The DDR controller provides events to DDRPERFM, once selected they are counted in the DDRPERFM
+peripheral.
+
+In MP1 family, the DDRPERFM is able to count 4 different events at the same time.
+However, the 4 events must belong to the same set.
+One hardware counter is dedicated to the time counter, `time_cnt`.
+
+In MP2 family, the DDRPERFM is able to select between 44 different DDR events.
+As for MP1, there is a dedicated hardware counter for the time.
+It is incremented every 4 DDR clock cycles.
+All the other counters can be freely allocated to count any other DDR event.
+
+The stm32-ddr-pmu driver relies on the perf PMU framework to expose the counters via sysfs:
+
+On MP1:
+
+ .. code-block:: bash
+
+ $ ls /sys/bus/event_source/devices/stm32_ddr_pmu/events/
+ cactive_ddrc perf_lpr_req_with_no_credit perf_op_is_wr
+ ctl_idle perf_lpr_xact_when_critical perf_selfresh_mode
+ dfi_lp_req perf_op_is_activate perf_wr_xact_when_critical
+ dfi_lp_req_cpy perf_op_is_enter_powerdown time_cnt
+ perf_hpr_req_with_no_credit perf_op_is_rd
+ perf_hpr_xact_when_critical perf_op_is_refresh
+
+On MP2:
+
+ .. code-block:: bash
+
+ $ ls /sys/bus/event_source/devices/stm32_ddr_pmu/events/
+ dfi_is_act perf_hpr_req_with_nocredit perf_op_is_spec_ref
+ dfi_is_mpc perf_hpr_xact_when_critical perf_op_is_wr
+ dfi_is_mrr perf_lpr_req_with_nocredit perf_op_is_zqcal
+ dfi_is_mrw perf_lpr_xact_when_critical perf_rank
+ dfi_is_mwr perf_op_is_act perf_raw_hazard
+ dfi_is_mwra perf_op_is_crit_ref perf_rdwr_transitions
+ dfi_is_preab perf_op_is_enter_powdn perf_read_bypass
+ dfi_is_prepb perf_op_is_enter_selfref perf_war_hazard
+ dfi_is_rd perf_op_is_mwr perf_waw_hazard
+ dfi_is_rda perf_op_is_pre perf_window_limit_reached_rd
+ dfi_is_refab perf_op_is_pre_for_others perf_window_limit_reached_wr
+ dfi_is_refpb perf_op_is_pre_for_rdwr perf_wr_xact_when_critical
+ dfi_is_wr perf_op_is_rd time_cnt
+ dfi_is_wra perf_op_is_rd_activate
+ perf_act_bypass perf_op_is_ref
+
+
+The perf PMU framework is usually invoked via the 'perf stat' tool.
+
+
+Example:
+
+ .. code-block:: bash
+
+ $ perf stat --timeout 60000 -e stm32_ddr_pmu/dfi_is_act/,\
+ > stm32_ddr_pmu/dfi_is_rd/,\
+ > stm32_ddr_pmu/dfi_is_wr/,\
+ > stm32_ddr_pmu/dfi_is_refab/,\
+ > stm32_ddr_pmu/dfi_is_mrw/,\
+ > stm32_ddr_pmu/dfi_is_rda/,\
+ > stm32_ddr_pmu/dfi_is_wra/,\
+ > stm32_ddr_pmu/dfi_is_mrr/,\
+ > stm32_ddr_pmu/time_cnt/ \
+ > -a sleep 5
+
+ Performance counter stats for 'system wide':
+
+ 481025 stm32_ddr_pmu/dfi_is_act/
+ 732166 stm32_ddr_pmu/dfi_is_rd/
+ 144926 stm32_ddr_pmu/dfi_is_wr/
+ 644154 stm32_ddr_pmu/dfi_is_refab/
+ 0 stm32_ddr_pmu/dfi_is_mrw/
+ 0 stm32_ddr_pmu/dfi_is_rda/
+ 0 stm32_ddr_pmu/dfi_is_wra/
+ 0 stm32_ddr_pmu/dfi_is_mrr/
+ 752347686 stm32_ddr_pmu/time_cnt/
+
+ 5.014910750 seconds time elapsed
--
2.43.0
next prev parent reply other threads:[~2025-07-11 15:31 UTC|newest]
Thread overview: 32+ messages / expand[flat|nested] mbox.gz Atom feed top
2025-07-11 14:48 [PATCH v2 00/16] Introduce STM32 DDR PMU for STM32MP platforms Clément Le Goffic
2025-07-11 14:48 ` [PATCH v2 01/16] bus: firewall: move stm32_firewall header file in include folder Clément Le Goffic
2025-07-11 14:48 ` [PATCH v2 02/16] dt-bindings: stm32: stm32mp25: add `access-controller-cell` property Clément Le Goffic
2025-07-15 3:17 ` Rob Herring
2025-07-15 7:37 ` Gatien CHEVALLIER
2025-07-15 8:19 ` Krzysztof Kozlowski
2025-07-15 8:40 ` Gatien CHEVALLIER
2025-07-15 11:47 ` Clement LE GOFFIC
2025-07-11 14:48 ` [PATCH v2 03/16] clk: stm32mp25: add firewall grant_access ops Clément Le Goffic
2025-07-11 14:48 ` [PATCH v2 04/16] arm64: dts: st: set rcc as an access-controller Clément Le Goffic
2025-07-11 14:48 ` [PATCH v2 05/16] dt-bindings: memory: add jedec,ddr[3-4]-channel binding Clément Le Goffic
2025-07-21 20:09 ` Rob Herring
2025-07-22 7:35 ` Clement LE GOFFIC
2025-07-11 14:48 ` [PATCH v2 06/16] arm64: dts: st: add LPDDR channel to stm32mp257f-dk board Clément Le Goffic
2025-07-15 3:20 ` Rob Herring
2025-07-15 8:32 ` Clement LE GOFFIC
2025-07-15 15:02 ` Rob Herring
2025-07-21 15:44 ` Clement LE GOFFIC
2025-07-11 14:48 ` [PATCH v2 07/16] arm64: dts: st: add DDR channel to stm32mp257f-ev1 board Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 08/16] dt-bindings: perf: stm32: introduce DDRPERFM dt-bindings Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 09/16] perf: stm32: introduce DDRPERFM driver Clément Le Goffic
2025-07-11 16:04 ` Jonathan Cameron
2025-07-15 9:49 ` Clement LE GOFFIC
2025-07-14 19:39 ` Dan Carpenter
2025-07-11 14:49 ` Clément Le Goffic [this message]
2025-07-11 14:49 ` [PATCH v2 11/16] MAINTAINERS: add myself as STM32 DDR PMU maintainer Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 12/16] ARM: dts: stm32: add ddrperfm on stm32mp131 Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 13/16] ARM: dts: stm32: add ddrperfm on stm32mp151 Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 14/16] arm64: dts: st: add ddrperfm on stm32mp251 Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 15/16] arm64: dts: st: support ddrperfm on stm32mp257f-dk Clément Le Goffic
2025-07-11 14:49 ` [PATCH v2 16/16] arm64: dts: st: support ddrperfm on stm32mp257f-ev1 Clément Le Goffic
2025-07-14 15:24 ` [PATCH v2 00/16] Introduce STM32 DDR PMU for STM32MP platforms Rob Herring (Arm)
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20250711-ddrperfm-upstream-v2-10-cdece720348f@foss.st.com \
--to=clement.legoffic@foss.st.com \
--cc=alexandre.torgue@foss.st.com \
--cc=conor+dt@kernel.org \
--cc=corbet@lwn.net \
--cc=devicetree@vger.kernel.org \
--cc=gabriel.fernandez@foss.st.com \
--cc=gatien.chevallier@foss.st.com \
--cc=krzk+dt@kernel.org \
--cc=krzk@kernel.org \
--cc=legoffic.clement@gmail.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-doc@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-perf-users@vger.kernel.org \
--cc=linux-stm32@st-md-mailman.stormreply.com \
--cc=mark.rutland@arm.com \
--cc=mcoquelin.stm32@gmail.com \
--cc=mturquette@baylibre.com \
--cc=p.zabel@pengutronix.de \
--cc=robh@kernel.org \
--cc=sboyd@kernel.org \
--cc=will@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).