From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id B4683CA0EEB for ; Tue, 19 Aug 2025 23:48:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:List-Subscribe:List-Help :List-Post:List-Archive:List-Unsubscribe:List-Id:Content-Type:Cc:To:From: Subject:Message-ID:References:Mime-Version:In-Reply-To:Date:Reply-To: Content-Transfer-Encoding:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=aD+G81Z9oxnwqUIpqodF/OdO7i2K2AUH5qGZ1B3RDBI=; b=XpZ1cRxQrrpkMITwb140Yh9GFR n1mGAF75xZCyJxo/cfcCsvgpn9FOkjjgQluXcczazFFKe70DxFnphGomydwo/q62KsvrtI4GRGAoG xaklY66aeXZwjgNaUaefCS3n98GfZ5o1HocaWu6ZntIyq05Gm3DdAWLe/cLi4WDoU6aw2RAKy0Q0P iIsKF6Hn30mv2oBTPwZvg8jMWWmVpJRKby/lmT3VuQqiCP6WaAGb8lNR40TA2v5Y3bzdhLNa6seXG 4+tytaQnLeI4q0e1wGeOU9zmnYtV6S+r5qm4kgHCoJaGm7yBuuwDx65+IIqqQep4koUKz/tBW9AYZ 2qSAoLHw==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.98.2 #2 (Red Hat Linux)) id 1uoW3w-0000000BtLE-2jHO; Tue, 19 Aug 2025 23:48:20 +0000 Received: from mail-ej1-x649.google.com ([2a00:1450:4864:20::649]) by bombadil.infradead.org with esmtps (Exim 4.98.2 #2 (Red Hat Linux)) id 1uoUFt-0000000BfQR-1FDX for linux-arm-kernel@lists.infradead.org; Tue, 19 Aug 2025 21:52:34 +0000 Received: by mail-ej1-x649.google.com with SMTP id a640c23a62f3a-afcb79a761cso416409466b.2 for ; Tue, 19 Aug 2025 14:52:32 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20230601; t=1755640351; x=1756245151; darn=lists.infradead.org; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:from:to:cc:subject:date:message-id:reply-to; bh=aD+G81Z9oxnwqUIpqodF/OdO7i2K2AUH5qGZ1B3RDBI=; b=M4mEYdGW2PIQ0oHooVOx7daPUyvkbnWeFINfb2cpS40dOuCM1xx2aX+BCxjFARSCxC zag3gXtQ46E58/VTWuM0lNr9fUaE+FaD0sylRGp81rhvpa9OIfMGwOCTlFNCz2gPRiP0 Pv1g++bAXgJEcblXzJuH78JXJR95nvAdVLg0IQlzKIDUOsurxtdFX/cTwIIykE3PqXYD JbYkEdHyvFA90E8hyHJkjBUpbh4LNxbVYuSuurKUP8kkJzAmjutNr3ST0hB+P33YvnTo 4to3lKOzyMM6Vi932PVvblq0hMZBwayZtsX+jUapgut/mYsuJbYRUHsz1LCVzqY1yAsJ BKdQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1755640351; x=1756245151; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=aD+G81Z9oxnwqUIpqodF/OdO7i2K2AUH5qGZ1B3RDBI=; b=DRmiJ0MWPdkoJOP8Vx4lkN8bJURYrJk3z5zQ6oY69xNYtM4OlkzhI0LcqSL8CF1/1a Xbat9/eFNlg8FLtka2/gEyKz1INJV+khS1JPPvUy96iR3gdfx2LqUnOlioZMLATTszD3 uFArMTrAoMbNO2Z45HJqnHead88xLQTCRTLqybVwMUplWzudQjfICBFKpeW9ORIEOYJS V3ugUmFgLbWDHJxRE1yurRgNwnJUGLebARu9lhT9HOlvqXKIbVpqln02BHfNtykfyqoV nqvy2a6B+HSXsh9huokuMO63PC194P/xV3dGr02aoH3vDxoNZP9Sjrm45Dg9I0HdNm9/ 1mJQ== X-Forwarded-Encrypted: i=1; AJvYcCWHZTlQpg5I0VliN6VDVTJpZeEsbLJ/vkpm6qMm5zEq6pNxMGKHTmXbfTHsK5gF53WwmbV9+YxzAtyImvIgJFD2@lists.infradead.org X-Gm-Message-State: AOJu0YzHATD9QR3jzCNnIK2Vab9CFxajRzD+ol72m0m2U8IEDoiQ77Zn rXwuex2Isc5DJ/W1MnvZC9iOjdgkwh1exH4watlntDsHNVvLjZO8eW2OR0hZ2mJI2f5GVQHyZaw UI+7vH8BMRqYCfg== X-Google-Smtp-Source: AGHT+IER6S3IHefQc1j2cX6131Dk1oXUA4oF1GAkycdxrs/phTvQWDjEc8Kuq1XUg+nr2Cpuhr0CZkidIrgNsA== X-Received: from ejcvh5.prod.google.com ([2002:a17:907:d385:b0:ae0:b29b:51a2]) (user=smostafa job=prod-delivery.src-stubby-dispatcher) by 2002:a17:906:8459:b0:af9:a2cb:f1a1 with SMTP id a640c23a62f3a-afdf01a8374mr29365866b.38.1755640351521; Tue, 19 Aug 2025 14:52:31 -0700 (PDT) Date: Tue, 19 Aug 2025 21:51:36 +0000 In-Reply-To: <20250819215156.2494305-1-smostafa@google.com> Mime-Version: 1.0 References: <20250819215156.2494305-1-smostafa@google.com> X-Mailer: git-send-email 2.51.0.rc1.167.g924127e9c0-goog Message-ID: <20250819215156.2494305-9-smostafa@google.com> Subject: [PATCH v4 08/28] iommu/arm-smmu-v3: Move IDR parsing to common functions From: Mostafa Saleh To: linux-kernel@vger.kernel.org, kvmarm@lists.linux.dev, linux-arm-kernel@lists.infradead.org, iommu@lists.linux.dev Cc: maz@kernel.org, oliver.upton@linux.dev, joey.gouly@arm.com, suzuki.poulose@arm.com, yuzenghui@huawei.com, catalin.marinas@arm.com, will@kernel.org, robin.murphy@arm.com, jean-philippe@linaro.org, qperret@google.com, tabba@google.com, jgg@ziepe.ca, mark.rutland@arm.com, praan@google.com, Mostafa Saleh Content-Type: text/plain; charset="UTF-8" X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20250819_145233_341701_6E1AD6D1 X-CRM114-Status: GOOD ( 19.65 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Move parsing of IDRs to functions so that it can be re-used from the hypervisor. Signed-off-by: Mostafa Saleh --- drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.c | 112 +++----------------- drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h | 111 +++++++++++++++++++ 2 files changed, 126 insertions(+), 97 deletions(-) diff --git a/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.c b/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.c index 41820a9180f4..10ca07c6dbe9 100644 --- a/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.c +++ b/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.c @@ -4112,57 +4112,17 @@ static int arm_smmu_device_hw_probe(struct arm_smmu_device *smmu) /* IDR0 */ reg = readl_relaxed(smmu->base + ARM_SMMU_IDR0); - /* 2-level structures */ - if (FIELD_GET(IDR0_ST_LVL, reg) == IDR0_ST_LVL_2LVL) - smmu->features |= ARM_SMMU_FEAT_2_LVL_STRTAB; - - if (reg & IDR0_CD2L) - smmu->features |= ARM_SMMU_FEAT_2_LVL_CDTAB; - - /* - * Translation table endianness. - * We currently require the same endianness as the CPU, but this - * could be changed later by adding a new IO_PGTABLE_QUIRK. - */ - switch (FIELD_GET(IDR0_TTENDIAN, reg)) { - case IDR0_TTENDIAN_MIXED: - smmu->features |= ARM_SMMU_FEAT_TT_LE | ARM_SMMU_FEAT_TT_BE; - break; -#ifdef __BIG_ENDIAN - case IDR0_TTENDIAN_BE: - smmu->features |= ARM_SMMU_FEAT_TT_BE; - break; -#else - case IDR0_TTENDIAN_LE: - smmu->features |= ARM_SMMU_FEAT_TT_LE; - break; -#endif - default: + smmu->features |= smmu_idr0_features(reg); + if (FIELD_GET(IDR0_TTENDIAN, reg) == IDR0_TTENDIAN_RESERVED) { dev_err(smmu->dev, "unknown/unsupported TT endianness!\n"); return -ENXIO; } - - /* Boolean feature flags */ - if (IS_ENABLED(CONFIG_PCI_PRI) && reg & IDR0_PRI) - smmu->features |= ARM_SMMU_FEAT_PRI; - - if (IS_ENABLED(CONFIG_PCI_ATS) && reg & IDR0_ATS) - smmu->features |= ARM_SMMU_FEAT_ATS; - - if (reg & IDR0_SEV) - smmu->features |= ARM_SMMU_FEAT_SEV; - - if (reg & IDR0_MSI) { - smmu->features |= ARM_SMMU_FEAT_MSI; - if (coherent && !disable_msipolling) - smmu->options |= ARM_SMMU_OPT_MSIPOLL; - } - - if (reg & IDR0_HYP) { - smmu->features |= ARM_SMMU_FEAT_HYP; - if (cpus_have_cap(ARM64_HAS_VIRT_HOST_EXTN)) - smmu->features |= ARM_SMMU_FEAT_E2H; - } + if (coherent && !disable_msipolling && + smmu->features & ARM_SMMU_FEAT_MSI) + smmu->options |= ARM_SMMU_OPT_MSIPOLL; + if (smmu->features & ARM_SMMU_FEAT_HYP && + cpus_have_cap(ARM64_HAS_VIRT_HOST_EXTN)) + smmu->features |= ARM_SMMU_FEAT_E2H; arm_smmu_get_httu(smmu, reg); @@ -4174,21 +4134,7 @@ static int arm_smmu_device_hw_probe(struct arm_smmu_device *smmu) dev_warn(smmu->dev, "IDR0.COHACC overridden by FW configuration (%s)\n", str_true_false(coherent)); - switch (FIELD_GET(IDR0_STALL_MODEL, reg)) { - case IDR0_STALL_MODEL_FORCE: - smmu->features |= ARM_SMMU_FEAT_STALL_FORCE; - fallthrough; - case IDR0_STALL_MODEL_STALL: - smmu->features |= ARM_SMMU_FEAT_STALLS; - } - - if (reg & IDR0_S1P) - smmu->features |= ARM_SMMU_FEAT_TRANS_S1; - - if (reg & IDR0_S2P) - smmu->features |= ARM_SMMU_FEAT_TRANS_S2; - - if (!(reg & (IDR0_S1P | IDR0_S2P))) { + if (!(smmu->features & (ARM_SMMU_FEAT_TRANS_S1 | ARM_SMMU_FEAT_TRANS_S2))) { dev_err(smmu->dev, "no translation support!\n"); return -ENXIO; } @@ -4253,10 +4199,7 @@ static int arm_smmu_device_hw_probe(struct arm_smmu_device *smmu) /* IDR3 */ reg = readl_relaxed(smmu->base + ARM_SMMU_IDR3); - if (FIELD_GET(IDR3_RIL, reg)) - smmu->features |= ARM_SMMU_FEAT_RANGE_INV; - if (FIELD_GET(IDR3_FWB, reg)) - smmu->features |= ARM_SMMU_FEAT_S2FWB; + smmu->features |= smmu_idr3_features(reg); /* IDR5 */ reg = readl_relaxed(smmu->base + ARM_SMMU_IDR5); @@ -4265,43 +4208,18 @@ static int arm_smmu_device_hw_probe(struct arm_smmu_device *smmu) smmu->evtq.max_stalls = FIELD_GET(IDR5_STALL_MAX, reg); /* Page sizes */ - if (reg & IDR5_GRAN64K) - smmu->pgsize_bitmap |= SZ_64K | SZ_512M; - if (reg & IDR5_GRAN16K) - smmu->pgsize_bitmap |= SZ_16K | SZ_32M; - if (reg & IDR5_GRAN4K) - smmu->pgsize_bitmap |= SZ_4K | SZ_2M | SZ_1G; + smmu->pgsize_bitmap = smmu_idr5_to_pgsize(reg); /* Input address size */ if (FIELD_GET(IDR5_VAX, reg) == IDR5_VAX_52_BIT) smmu->features |= ARM_SMMU_FEAT_VAX; - /* Output address size */ - switch (FIELD_GET(IDR5_OAS, reg)) { - case IDR5_OAS_32_BIT: - smmu->oas = 32; - break; - case IDR5_OAS_36_BIT: - smmu->oas = 36; - break; - case IDR5_OAS_40_BIT: - smmu->oas = 40; - break; - case IDR5_OAS_42_BIT: - smmu->oas = 42; - break; - case IDR5_OAS_44_BIT: - smmu->oas = 44; - break; - case IDR5_OAS_52_BIT: - smmu->oas = 52; + smmu->oas = smmu_idr5_to_oas(reg); + if (smmu->oas == 52) smmu->pgsize_bitmap |= 1ULL << 42; /* 4TB */ - break; - default: + else if (!smmu->oas) { dev_info(smmu->dev, - "unknown output address size. Truncating to 48-bit\n"); - fallthrough; - case IDR5_OAS_48_BIT: + "unknown output address size. Truncating to 48-bit\n"); smmu->oas = 48; } diff --git a/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h b/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h index a222fb7ef2ec..8ffcc2e32474 100644 --- a/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h +++ b/drivers/iommu/arm/arm-smmu-v3/arm-smmu-v3.h @@ -26,6 +26,7 @@ struct arm_smmu_device; #define IDR0_STALL_MODEL_FORCE 2 #define IDR0_TTENDIAN GENMASK(22, 21) #define IDR0_TTENDIAN_MIXED 0 +#define IDR0_TTENDIAN_RESERVED 1 #define IDR0_TTENDIAN_LE 2 #define IDR0_TTENDIAN_BE 3 #define IDR0_CD2L (1 << 19) @@ -1042,6 +1043,116 @@ static inline void arm_smmu_write_strtab_l1_desc(struct arm_smmu_strtab_l1 *dst, WRITE_ONCE(dst->l2ptr, cpu_to_le64(val)); } +static inline u32 smmu_idr0_features(u32 reg) +{ + u32 features = 0; + + /* 2-level structures */ + if (FIELD_GET(IDR0_ST_LVL, reg) == IDR0_ST_LVL_2LVL) + features |= ARM_SMMU_FEAT_2_LVL_STRTAB; + + if (reg & IDR0_CD2L) + features |= ARM_SMMU_FEAT_2_LVL_CDTAB; + + /* + * Translation table endianness. + * We currently require the same endianness as the CPU, but this + * could be changed later by adding a new IO_PGTABLE_QUIRK. + */ + switch (FIELD_GET(IDR0_TTENDIAN, reg)) { + case IDR0_TTENDIAN_MIXED: + features |= ARM_SMMU_FEAT_TT_LE | ARM_SMMU_FEAT_TT_BE; + break; +#ifdef __BIG_ENDIAN + case IDR0_TTENDIAN_BE: + features |= ARM_SMMU_FEAT_TT_BE; + break; +#else + case IDR0_TTENDIAN_LE: + features |= ARM_SMMU_FEAT_TT_LE; + break; +#endif + } + + /* Boolean feature flags */ + if (IS_ENABLED(CONFIG_PCI_PRI) && reg & IDR0_PRI) + features |= ARM_SMMU_FEAT_PRI; + + if (IS_ENABLED(CONFIG_PCI_ATS) && reg & IDR0_ATS) + features |= ARM_SMMU_FEAT_ATS; + + if (reg & IDR0_SEV) + features |= ARM_SMMU_FEAT_SEV; + + if (reg & IDR0_MSI) + features |= ARM_SMMU_FEAT_MSI; + + if (reg & IDR0_HYP) + features |= ARM_SMMU_FEAT_HYP; + + switch (FIELD_GET(IDR0_STALL_MODEL, reg)) { + case IDR0_STALL_MODEL_FORCE: + features |= ARM_SMMU_FEAT_STALL_FORCE; + fallthrough; + case IDR0_STALL_MODEL_STALL: + features |= ARM_SMMU_FEAT_STALLS; + } + + if (reg & IDR0_S1P) + features |= ARM_SMMU_FEAT_TRANS_S1; + + if (reg & IDR0_S2P) + features |= ARM_SMMU_FEAT_TRANS_S2; + + return features; +} + +static inline u32 smmu_idr3_features(u32 reg) +{ + u32 features = 0; + + if (FIELD_GET(IDR3_RIL, reg)) + features |= ARM_SMMU_FEAT_RANGE_INV; + if (FIELD_GET(IDR3_FWB, reg)) + features |= ARM_SMMU_FEAT_S2FWB; + + return features; +} + +static inline u32 smmu_idr5_to_oas(u32 reg) +{ + switch (FIELD_GET(IDR5_OAS, reg)) { + case IDR5_OAS_32_BIT: + return 32; + case IDR5_OAS_36_BIT: + return 36; + case IDR5_OAS_40_BIT: + return 40; + case IDR5_OAS_42_BIT: + return 42; + case IDR5_OAS_44_BIT: + return 44; + case IDR5_OAS_48_BIT: + return 48; + case IDR5_OAS_52_BIT: + return 52; + } + return 0; +} + +static inline unsigned long smmu_idr5_to_pgsize(u32 reg) +{ + unsigned long pgsize_bitmap = 0; + + if (reg & IDR5_GRAN64K) + pgsize_bitmap |= SZ_64K | SZ_512M; + if (reg & IDR5_GRAN16K) + pgsize_bitmap |= SZ_16K | SZ_32M; + if (reg & IDR5_GRAN4K) + pgsize_bitmap |= SZ_4K | SZ_2M | SZ_1G; + return pgsize_bitmap; +} + /** * arm_smmu_tlb_inv_build - Create a range invalidation command * @cmd: Base command initialized with OPCODE (S1, S2..), vmid and asid. -- 2.51.0.rc1.167.g924127e9c0-goog