* [PATCH 2/3] s3c64xx: Fix fclk source
@ 2009-09-05 8:30 Kukjin Kim
0 siblings, 0 replies; only message in thread
From: Kukjin Kim @ 2009-09-05 8:30 UTC (permalink / raw)
To: linux-arm-kernel
This patch fixes fclk source from mpll to apll.
According to 'Fig 3-2. The block diagram of clock generator' of 6400/6410 UM,
the source of ARM_CLK is APLL, that goes through MUX_APLL and DIV_APLL.
Signed-off-by: Kukjin Kim <kgene.kim@samsung.com>
---
arch/arm/plat-s3c64xx/s3c6400-clock.c | 5 ++++-
1 files changed, 4 insertions(+), 1 deletions(-)
diff --git a/arch/arm/plat-s3c64xx/s3c6400-clock.c b/arch/arm/plat-s3c64xx/s3c6400-clock.c
index 9745852..a898325 100644
--- a/arch/arm/plat-s3c64xx/s3c6400-clock.c
+++ b/arch/arm/plat-s3c64xx/s3c6400-clock.c
@@ -663,6 +663,7 @@ void __init_or_cpufreq s3c6400_setup_clocks(void)
unsigned long mpll;
unsigned int ptr;
u32 clkdiv0;
+ u32 clkdiv0_arm;
printk(KERN_DEBUG "%s: registering clocks\n", __func__);
@@ -681,7 +682,9 @@ void __init_or_cpufreq s3c6400_setup_clocks(void)
mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
- fclk = mpll;
+ /* DIVarm clk divider mask starts at bit0, so no need to shift */
+ clkdiv0_arm = clkdiv0 & armclk_mask;
+ fclk = apll / (clkdiv0_arm + 1);
printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
apll, mpll, epll);
--
1.5.3.4
^ permalink raw reply related [flat|nested] only message in thread
only message in thread, other threads:[~2009-09-05 8:30 UTC | newest]
Thread overview: (only message) (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2009-09-05 8:30 [PATCH 2/3] s3c64xx: Fix fclk source Kukjin Kim
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).