From: robherring2@gmail.com (Rob Herring)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 08/10] arm: zynq: Add smp support
Date: Mon, 25 Mar 2013 17:10:44 -0500 [thread overview]
Message-ID: <5150CB64.5030502@gmail.com> (raw)
In-Reply-To: <51507BCC.2050707@monstr.eu>
On 03/25/2013 11:31 AM, Michal Simek wrote:
> On 03/25/2013 03:16 PM, Rob Herring wrote:
>> On 03/25/2013 08:53 AM, Michal Simek wrote:
>>> Zynq is dual core Cortex A9 which starts always
>>> at zero. Using simple trampoline ensure long jump
>>> to secondary_startup code.
>>>
>>> Signed-off-by: Michal Simek <michal.simek@xilinx.com>
>>> ---
>>> arch/arm/mach-zynq/Makefile | 1 +
>>> arch/arm/mach-zynq/common.c | 1 +
>>> arch/arm/mach-zynq/common.h | 7 ++
>>> arch/arm/mach-zynq/platsmp.c | 160
>>> ++++++++++++++++++++++++++++++++++++++++++
>>> arch/arm/mach-zynq/slcr.c | 29 ++++++++
>>> 5 files changed, 198 insertions(+)
>>> create mode 100644 arch/arm/mach-zynq/platsmp.c
[...]
>>> +}
>>> +
>>> +int __cpuinit zynq_cpun_start(u32 address, int cpu)
>>> +{
>>> + if (cpu > ncores) {
>>> + pr_warn("CPU No. is not available in the system\n");
>>> + return -1;
>>> + }
>>> +
>>> + /* MS: Expectation that SLCR are directly map and accessible */
>>> + /* Not possible to jump to non aligned address */
>>> + if (!(address & 3) && (!address || (address >= 0xC))) {
>>
>> What about Thumb2 kernel entry?
>
> I have no idea what's that.
> Still more microblaze guy than Arm one.
It's the 16-bit (mostly) instruction mode. Why it matters here is bit 0
being set in an address will trigger a switch to Thumb mode in a bx/blx
instruction. So you can't really check for alignment as only 0x2 would
not be allowed. More below...
>
>>
>>> + slcr_cpu_stop(cpu);
>>
>> Isn't a secondary cpu already stopped?
>
> On the normal boot this is really necessary because first stage bootloader
> doesn't stop cpu just keep it in loop and without stopping cpu
> and starting it again it doesn't work.
And there is no way to exit the loop other than a reset?
So for for hotplug this would not be needed. Perhaps .smp_prepare_cpus
is a better spot for this.
If you can change the bootloader, then you should look at doing PSCI
support. Here's some information:
http://lca-13.zerista.com/files_user/attachments/9311/psci_update.pdf
I've also submitted highbank patches which add support for PSCI.
>>> +
>>> + /*
>>> + * This is elegant way how to jump to any address
>>> + * 0x0: Load address at 0x8 to r0
>>> + * 0x4: Jump by mov instruction
>>> + * 0x8: Jumping address
>>> + */
>>> + if (address) {
>>> + /* 0: ldr r0, [8] */
>>> + __raw_writel(0xe59f0000, phys_to_virt(0x0));
>>> + /* 4: mov pc, r0 */
>>> + __raw_writel(0xe1a0f000, phys_to_virt(0x4));
This should be a "bx r0" to work with Thumb2 entry address.
Also, this part of the setup could be one time rather than every hotplug.
>>> + __raw_writel(address, phys_to_virt(0x8));
This should be a per core address including core 0 if you ever want to
do something like cpuidle powergating on one core and hotplug on another.
Rob
next prev parent reply other threads:[~2013-03-25 22:10 UTC|newest]
Thread overview: 32+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-03-25 13:53 [PATCH 01/10] arm: zynq: Use standard timer binding Michal Simek
2013-03-25 13:53 ` [PATCH 02/10] arm: zynq: Move timer to clocksource interface Michal Simek
2013-03-25 13:53 ` [PATCH 03/10] arm: zynq: Move timer to generic location Michal Simek
2013-03-25 16:01 ` Steffen Trumtrar
2013-03-25 16:24 ` Michal Simek
2013-03-25 13:53 ` [PATCH 04/10] arm: zynq: Load scu baseaddress at run time Michal Simek
2013-03-25 14:06 ` Rob Herring
2013-03-25 14:51 ` Michal Simek
2013-03-25 15:37 ` Rob Herring
2013-03-25 16:07 ` Michal Simek
2013-03-25 22:34 ` Rob Herring
2013-03-26 10:45 ` Michal Simek
2013-03-26 12:28 ` Rob Herring
2013-03-26 12:33 ` Michal Simek
2013-04-02 16:40 ` Pawel Moll
[not found] ` <CAHTX3dKD4G0E8qoxTR2HnJVdagoeOerM+TiZzkJUPjcGwYdX_Q@mail.gmail.com>
2013-04-03 7:25 ` Steffen Trumtrar
2013-04-03 16:06 ` Pawel Moll
[not found] ` <CAHTX3dJMpp+E2u-cAeYbqtxC1WAYWpCeRx6W7G=dWDcgzUz5DA@mail.gmail.com>
2013-04-03 17:11 ` Pawel Moll
2013-03-25 13:53 ` [PATCH 05/10] arm: zynq: Move slcr initialization to separate file Michal Simek
2013-03-25 16:19 ` Steffen Trumtrar
2013-03-25 16:37 ` Michal Simek
2013-03-25 13:53 ` [PATCH 06/10] arm: zynq: Add support for system reset Michal Simek
2013-03-25 13:53 ` [PATCH 07/10] arm: zynq: Add support for pmu Michal Simek
2013-03-25 13:53 ` [PATCH 08/10] arm: zynq: Add smp support Michal Simek
2013-03-25 14:16 ` Rob Herring
2013-03-25 16:31 ` Michal Simek
2013-03-25 22:10 ` Rob Herring [this message]
2013-03-26 7:42 ` Michal Simek
2013-04-01 22:40 ` Rob Herring
2013-04-03 6:44 ` Michal Simek
2013-03-25 13:53 ` [PATCH 09/10] arm: zynq: Add hotplug support Michal Simek
2013-03-25 13:53 ` [PATCH 10/10] arm: zynq: Add cpuidle support Michal Simek
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=5150CB64.5030502@gmail.com \
--to=robherring2@gmail.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).