From: sebastian.hesselbarth@gmail.com (Sebastian Hesselbarth)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 3/3] irqchip: dw-apb-ictl: add PM support
Date: Tue, 30 Sep 2014 14:33:58 +0200 [thread overview]
Message-ID: <542AA336.6070206@gmail.com> (raw)
In-Reply-To: <1411454100-6814-4-git-send-email-jszhang@marvell.com>
On 09/23/2014 08:35 AM, Jisheng Zhang wrote:
> This patch adds in support for S2R for dw-apb-ictl irqchip driver.
>
> Signed-off-by: Jisheng Zhang <jszhang@marvell.com>
> ---
> drivers/irqchip/irq-dw-apb-ictl.c | 19 +++++++++++++++++++
> 1 file changed, 19 insertions(+)
>
> diff --git a/drivers/irqchip/irq-dw-apb-ictl.c b/drivers/irqchip/irq-dw-apb-ictl.c
> index c136b67..53bb732 100644
> --- a/drivers/irqchip/irq-dw-apb-ictl.c
> +++ b/drivers/irqchip/irq-dw-apb-ictl.c
> @@ -50,6 +50,21 @@ static void dw_apb_ictl_handler(unsigned int irq, struct irq_desc *desc)
> chained_irq_exit(chip, desc);
> }
>
> +#ifdef CONFIG_PM
> +static void dw_apb_ictl_resume(struct irq_data *d)
> +{
> + struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
> + struct irq_chip_type *ct = irq_data_get_chip_type(d);
> +
> + irq_gc_lock(gc);
> + writel_relaxed(~0, gc->reg_base + ct->regs.enable);
> + writel_relaxed(*ct->mask_cache, gc->reg_base + ct->regs.mask);
> + irq_gc_unlock(gc);
> +}
I agree with the overall change, but may this also be suited for a
generic irq_chip helper instead of being a driver specific one?
Maybe Thomas or Jason can comment on this.
Also, now that you are using writel_relaxed, I understand that both
writes above can happen in any order? Are there any implication we
have to consider, i.e. do we require any of the registers above to
be written first?
Sebastian
> +#else
> +#define dw_apb_ictl_resume NULL
> +#endif /* CONFIG_PM */
> +
> static int __init dw_apb_ictl_init(struct device_node *np,
> struct device_node *parent)
> {
> @@ -127,13 +142,17 @@ static int __init dw_apb_ictl_init(struct device_node *np,
> gc->reg_base = iobase;
>
> gc->chip_types[0].regs.mask = APB_INT_MASK_L;
> + gc->chip_types[0].regs.enable = APB_INT_ENABLE_L;
> gc->chip_types[0].chip.irq_mask = irq_gc_mask_set_bit;
> gc->chip_types[0].chip.irq_unmask = irq_gc_mask_clr_bit;
> + gc->chip_types[0].chip.irq_resume = dw_apb_ictl_resume;
>
> if (nrirqs > 32) {
> gc->chip_types[1].regs.mask = APB_INT_MASK_H;
> + gc->chip_types[1].regs.enable = APB_INT_ENABLE_H;
> gc->chip_types[1].chip.irq_mask = irq_gc_mask_set_bit;
> gc->chip_types[1].chip.irq_unmask = irq_gc_mask_clr_bit;
> + gc->chip_types[1].chip.irq_resume = dw_apb_ictl_resume;
> }
>
> irq_set_handler_data(irq, gc);
>
next prev parent reply other threads:[~2014-09-30 12:33 UTC|newest]
Thread overview: 16+ messages / expand[flat|nested] mbox.gz Atom feed top
2014-09-23 6:34 [PATCH 0/3] irqchip: dw-apb-ictl: IRQ_GC_MASK_CACHE_PER_TYPE and PM support Jisheng Zhang
2014-09-23 6:34 ` [PATCH 1/3] irqchip: dw-apb-ictl: always use use {readl|writel}_relaxed Jisheng Zhang
2014-09-30 12:25 ` Sebastian Hesselbarth
2014-09-30 21:50 ` Thomas Gleixner
2014-09-23 6:34 ` [PATCH 2/3] irqchip: dw-apb-ictl: enable IRQ_GC_MASK_CACHE_PER_TYPE Jisheng Zhang
2014-09-30 12:28 ` Sebastian Hesselbarth
2014-09-23 6:35 ` [PATCH 3/3] irqchip: dw-apb-ictl: add PM support Jisheng Zhang
2014-09-30 12:33 ` Sebastian Hesselbarth [this message]
2014-09-30 21:52 ` Thomas Gleixner
2014-10-08 11:31 ` Jisheng Zhang
2014-10-08 11:44 ` Sebastian Hesselbarth
2014-10-08 11:50 ` Jisheng Zhang
2014-10-08 11:58 ` Jisheng Zhang
2014-10-08 18:19 ` Sebastian Hesselbarth
2014-11-11 5:59 ` [PATCH 0/3] irqchip: dw-apb-ictl: IRQ_GC_MASK_CACHE_PER_TYPE and " Jisheng Zhang
2014-11-11 13:45 ` Jason Cooper
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=542AA336.6070206@gmail.com \
--to=sebastian.hesselbarth@gmail.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).