* [PATCH v4 4/6] ARM: dts: Alpine platform binding documentation
@ 2015-02-03 13:29 Tsahee Zidenberg
2015-02-03 19:02 ` Stephen Boyd
0 siblings, 1 reply; 3+ messages in thread
From: Tsahee Zidenberg @ 2015-02-03 13:29 UTC (permalink / raw)
To: linux-arm-kernel
This patch introduces documentation for alpine devicetree bindings.
Signed-off-by: Barak Wasserstrom <barak@annapurnalabs.com>
Signed-off-by: Tsahee Zidenberg <tsahee@annapurnalabs.com>
Acked-by: Arnd Bergmann <arnd@arndb.de>
---
.../devicetree/bindings/arm/al,alpine.txt | 88 ++++++++++++++++++++++
.../bindings/arm/cpu-enable-method/al,alpine-smp | 52 +++++++++++++
.../devicetree/bindings/vendor-prefixes.txt | 1 +
3 files changed, 141 insertions(+)
create mode 100644 Documentation/devicetree/bindings/arm/al,alpine.txt
create mode 100644 Documentation/devicetree/bindings/arm/cpu-enable-method/al,alpine-smp
diff --git a/Documentation/devicetree/bindings/arm/al,alpine.txt b/Documentation/devicetree/bindings/arm/al,alpine.txt
new file mode 100644
index 0000000..ab9885d
--- /dev/null
+++ b/Documentation/devicetree/bindings/arm/al,alpine.txt
@@ -0,0 +1,88 @@
+Annapurna Labs Alpine Platform Device Tree Bindings
+---------------------------------------------------------------
+
+Boards in the Alpine family shall have the following properties:
+
+* Required root node properties:
+compatible: must contain "al,alpine"
+
+* Example:
+
+/ {
+ model = "Annapurna Labs Alpine Dev Board";
+ compatible = "al,alpine";
+
+ ...
+}
+
+* CPU node:
+
+The Alpine platform includes cortex-a15 cores.
+enable-method: must be "al,alpine-smp" to allow smp [1]
+
+Example:
+
+cpus {
+ #address-cells = <1>;
+ #size-cells = <0>;
+ enable-method = "al,alpine-smp";
+
+ cpu at 0 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <0>;
+ };
+
+ cpu at 1 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <1>;
+ };
+
+ cpu at 2 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <2>;
+ };
+
+ cpu at 3 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <3>;
+ };
+};
+
+
+* Alpine CPU resume registers
+
+The CPU resume register are used to define required resume address after
+reset.
+
+Properties:
+- compatible : Should contain "al,al-cpu-resume".
+- reg : Offset and length of the register set for the device
+
+Example:
+
+cpu_resume {
+ compatible = "al,alpine-cpu-resume";
+ reg = <0xfbff5ed0 0x30>;
+};
+
+* Alpine System-Fabric Service Registers
+
+The System-Fabric Service Registers allow various operation on CPU and
+system fabric, like powering CPUs off.
+
+Properties:
+- compatible : Should contain "al,al-sysfabric-service".
+- reg : Offset and length of the register set for the device
+
+Example:
+
+nb_service {
+ compatible = "al,alpine-sysfabric-service";
+ reg = <0xfb070000 0x10000>;
+};
+
+[1] arm/cpu-enable-method/al,alpine-smp
diff --git a/Documentation/devicetree/bindings/arm/cpu-enable-method/al,alpine-smp b/Documentation/devicetree/bindings/arm/cpu-enable-method/al,alpine-smp
new file mode 100644
index 0000000..c2e0cc5
--- /dev/null
+++ b/Documentation/devicetree/bindings/arm/cpu-enable-method/al,alpine-smp
@@ -0,0 +1,52 @@
+========================================================
+Secondary CPU enable-method "al,alpine-smp" binding
+========================================================
+
+This document describes the "al,alpine-smp" method for
+enabling secondary CPUs. To apply to all CPUs, a single
+"al,alpine-smp" enable method should be defined in the
+"cpus" node.
+
+Enable method name: "al,alpine-smp"
+Compatible machines: "al,alpine"
+Compatible CPUs: "arm,cortex-a15"
+Related properties: (none)
+
+Note:
+This enable method requires valid nodes compatible with
+"al,alpine-cpu-resume" and "al,alpine-nb-service"[1].
+
+Example:
+
+cpus {
+ #address-cells = <1>;
+ #size-cells = <0>;
+ enable-method = "al,alpine-smp";
+
+ cpu at 0 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <0>;
+ };
+
+ cpu at 1 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <1>;
+ };
+
+ cpu at 2 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <2>;
+ };
+
+ cpu at 3 {
+ compatible = "arm,cortex-a15";
+ device_type = "cpu";
+ reg = <3>;
+ };
+};
+
+--
+[1] arm/al,alpine.txt
diff --git a/Documentation/devicetree/bindings/vendor-prefixes.txt b/Documentation/devicetree/bindings/vendor-prefixes.txt
index e02e14d..248532f 100644
--- a/Documentation/devicetree/bindings/vendor-prefixes.txt
+++ b/Documentation/devicetree/bindings/vendor-prefixes.txt
@@ -10,6 +10,7 @@ adapteva Adapteva, Inc.
adi Analog Devices, Inc.
aeroflexgaisler Aeroflex Gaisler AB
ak Asahi Kasei Corp.
+al Annapurna Labs
allwinner Allwinner Technology Co., Ltd.
alphascale AlphaScale Integrated Circuits Systems, Inc.
altr Altera Corp.
--
1.9.1
^ permalink raw reply related [flat|nested] 3+ messages in thread
* [PATCH v4 4/6] ARM: dts: Alpine platform binding documentation
2015-02-03 13:29 [PATCH v4 4/6] ARM: dts: Alpine platform binding documentation Tsahee Zidenberg
@ 2015-02-03 19:02 ` Stephen Boyd
2015-02-04 12:48 ` Tsahee Zidenberg
0 siblings, 1 reply; 3+ messages in thread
From: Stephen Boyd @ 2015-02-03 19:02 UTC (permalink / raw)
To: linux-arm-kernel
On 02/03/15 05:29, Tsahee Zidenberg wrote:
> +* Alpine CPU resume registers
> +
> +The CPU resume register are used to define required resume address after
> +reset.
> +
> +Properties:
> +- compatible : Should contain "al,al-cpu-resume".
> +- reg : Offset and length of the register set for the device
> +
> +Example:
> +
> +cpu_resume {
> + compatible = "al,alpine-cpu-resume";
> + reg = <0xfbff5ed0 0x30>;
> +};
> +
> +* Alpine System-Fabric Service Registers
> +
> +The System-Fabric Service Registers allow various operation on CPU and
> +system fabric, like powering CPUs off.
> +
> +Properties:
> +- compatible : Should contain "al,al-sysfabric-service".
and syscon?
> +- reg : Offset and length of the register set for the device
> +
> +Example:
> +
> +nb_service {
> + compatible = "al,alpine-sysfabric-service";
> + reg = <0xfb070000 0x10000>;
> +};
>
--
Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
a Linux Foundation Collaborative Project
^ permalink raw reply [flat|nested] 3+ messages in thread
* [PATCH v4 4/6] ARM: dts: Alpine platform binding documentation
2015-02-03 19:02 ` Stephen Boyd
@ 2015-02-04 12:48 ` Tsahee Zidenberg
0 siblings, 0 replies; 3+ messages in thread
From: Tsahee Zidenberg @ 2015-02-04 12:48 UTC (permalink / raw)
To: linux-arm-kernel
Thank you! will be fixed!
(as well as your comments for the other patches in the set)
On 3 February 2015 at 21:02, Stephen Boyd <sboyd@codeaurora.org> wrote:
> On 02/03/15 05:29, Tsahee Zidenberg wrote:
>> +* Alpine CPU resume registers
>> +
>> +The CPU resume register are used to define required resume address after
>> +reset.
>> +
>> +Properties:
>> +- compatible : Should contain "al,al-cpu-resume".
>> +- reg : Offset and length of the register set for the device
>> +
>> +Example:
>> +
>> +cpu_resume {
>> + compatible = "al,alpine-cpu-resume";
>> + reg = <0xfbff5ed0 0x30>;
>> +};
>> +
>> +* Alpine System-Fabric Service Registers
>> +
>> +The System-Fabric Service Registers allow various operation on CPU and
>> +system fabric, like powering CPUs off.
>> +
>> +Properties:
>> +- compatible : Should contain "al,al-sysfabric-service".
>
> and syscon?
>
>> +- reg : Offset and length of the register set for the device
>> +
>> +Example:
>> +
>> +nb_service {
>> + compatible = "al,alpine-sysfabric-service";
>> + reg = <0xfb070000 0x10000>;
>> +};
>>
>
> --
> Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum,
> a Linux Foundation Collaborative Project
>
^ permalink raw reply [flat|nested] 3+ messages in thread
end of thread, other threads:[~2015-02-04 12:48 UTC | newest]
Thread overview: 3+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2015-02-03 13:29 [PATCH v4 4/6] ARM: dts: Alpine platform binding documentation Tsahee Zidenberg
2015-02-03 19:02 ` Stephen Boyd
2015-02-04 12:48 ` Tsahee Zidenberg
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).