From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 6FEF9C433EF for ; Tue, 5 Jul 2022 16:08:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Message-ID:Date:Subject:Cc:To:From:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=51MlWRcCP2C2bCXNRMhKD0p8u3e0SsOUo2r9mG7Jjks=; b=hAWiAK66vPevfs rFMP4tzRc2Avj4+TBzhKEd3bmEt83mXo40hg9hjoeIPANzb4gbHRRn7sFbELCh5+bawlDuwz3Cmcd oVeAjzJlx/URHUq+DkJKYiIkdUe7MrE+XO4ai3ox2zEfIm3FIroMRohj1afq/nvConDu8eTwqHOjs zArV66kIZMs4NxGhRp+Vg7kGSipL7bxjXQ9HXWOYAI6jZYJRPbZLUtdjvuokskGXcI3iI4iPex8wl XjALuxCuj84Pm//vFTAO5ZpS22SqLCGqCxuQiPJdPJn60rwb1o2C5hgyKCbrMAlZbmiFru1oUDvuP lnTV/yLsxbQmSRJdTbVw==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1o8l51-001NVo-Ix; Tue, 05 Jul 2022 16:07:15 +0000 Received: from mail-ej1-x631.google.com ([2a00:1450:4864:20::631]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1o8l4z-001NUM-0o for linux-arm-kernel@lists.infradead.org; Tue, 05 Jul 2022 16:07:14 +0000 Received: by mail-ej1-x631.google.com with SMTP id lw20so22482902ejb.4 for ; Tue, 05 Jul 2022 09:07:11 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20210112; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=bodYuUINtdfT+usu5Iuy+nZ7zDLIoEW71RzOe9gY+CE=; b=m6yBjGgY8If7QfJ6vQGnVzIhmqsmbiAS4ZCld01cuJaPqLXSR9hTZPpgxOBUxZ1wj3 fww5Jy5wPiy8naN7KtFTi6LpZbrrIUiG3gLrORbc9Zt6jyHUJzIqVlZfplgc67iIwEPC 07vAw075CO3Rmym+EZ384IRrZNhnpH8UEpXzlRLZ6rZJwTif8aVy7lwgRG7nsqK2/i1d b8RX7ApWzcaRnKoAHe+lPVyxTh/e3sNpZg9xJfBo1VJFHAgmKMbmiylnK9qn5nqKeKKC rg2qCer+PvsxCYDnd/792wN30kT035jFYgnA+Zj1goF4L0/G3prLZf63Rw/HdQbfpHmY Inug== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20210112; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=bodYuUINtdfT+usu5Iuy+nZ7zDLIoEW71RzOe9gY+CE=; b=T3pRxd9YYV+XJvwljimnzhTUQ6oJ+Gz/kBUZMUpFuzeybAZGRzvtEOa8eUYpbycIPR 0rgTE4650eDToVeKh9Obyu3xeZmToYQ87eTV0dSeAZ80Yqq6QKg62q8t4ZX7+xNcos5C TdC82GoVlUVth4PXTBPhV9E9CSRnTKKZVMf1J2tNBCO3grn7rRZtrYgZwL9BFvk1eIiA +pehylQAfRib+fZbpR7y+0439YdaGUYQy8jAlewDm1MBWyZPrNsD6YBF4CRuQTonGjp6 BpXTlP0uyocDcp2ScpB0J2YAB89UUWc8fYYt2DMzOyc8QSsL3CQWeRd+NLyeIMmzR4ob xu9g== X-Gm-Message-State: AJIora8NiI6o9bCYfMHyS3kY2rY6N5dw5j/fnHD/IFfHqbH73ARc3QwY dHCsO1TGd/Y8USjHbtrVxAgNwBneoUhOSQ== X-Google-Smtp-Source: AGRyM1uxGpRjQDzVyLzlwrHoo5ArTyiF+3VeQwC5ferd+XpUXT9jYRp0YRVlO5AqVTzmJl2/MRHALw== X-Received: by 2002:a17:906:2086:b0:715:7983:a277 with SMTP id 6-20020a170906208600b007157983a277mr34808586ejq.386.1657037230525; Tue, 05 Jul 2022 09:07:10 -0700 (PDT) Received: from kista.localnet (213-161-3-76.dynamic.telemach.net. [213.161.3.76]) by smtp.gmail.com with ESMTPSA id z8-20020aa7d408000000b0043a37e1d8easm5876809edq.32.2022.07.05.09.07.08 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 05 Jul 2022 09:07:09 -0700 (PDT) From: Jernej =?utf-8?B?xaBrcmFiZWM=?= To: samuel@sholland.org, Roman Stratiienko Cc: peron.clem@gmail.com, mturquette@baylibre.com, sboyd@kernel.org, mripard@kernel.org, wens@csie.org, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-sunxi@lists.linux.dev, linux-kernel@vger.kernel.org, Roman Stratiienko Subject: Re: [PATCH v3] clk: sunxi-ng: sun50i: h6: Modify GPU clock configuration to support DFS Date: Tue, 05 Jul 2022 18:07:08 +0200 Message-ID: <5580615.DvuYhMxLoT@kista> In-Reply-To: <20220705075226.359475-1-r.stratiienko@gmail.com> References: <20220705075226.359475-1-r.stratiienko@gmail.com> MIME-Version: 1.0 X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20220705_090713_113086_8637BDA9 X-CRM114-Status: GOOD ( 26.99 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Roman, Dne torek, 05. julij 2022 ob 09:52:26 CEST je Roman Stratiienko napisal(a): > Using simple bash script it was discovered that not all CCU registers > can be safely used for DFS, e.g.: > > while true > do > devmem 0x3001030 4 0xb0003e02 > devmem 0x3001030 4 0xb0001e02 > done > > Script above changes the GPU_PLL multiplier register value. While the > script is running, the user should interact with the user interface. > > Using this method the following results were obtained: > | Register | Name | Bits | Values | Result | > | -- | -- | -- | -- | -- | > | 0x3001030 | GPU_PLL.MULT | 15..8 | 20-62 | OK | > | 0x3001030 | GPU_PLL.INDIV | 1 | 0-1 | OK | > | 0x3001030 | GPU_PLL.OUTDIV | 0 | 0-1 | FAIL | > | 0x3001670 | GPU_CLK.DIV | 3..0 | ANY | FAIL | > > DVFS started to work seamlessly once dividers which caused the > glitches were set to fixed values. > > Signed-off-by: Roman Stratiienko > > --- > > Changelog: > > V2: > - Drop changes related to mux > - Drop frequency limiting > - Add unused dividers initialization > > V3: > - Adjust comments I don't see any comment fixed, at least not to "1", as we discussed. Did I miss anything? Also, please add min and max. I also consent to R-B, which you didn't include. Did you resend v2 instead of v3? Best regards, Jernej > --- > drivers/clk/sunxi-ng/ccu-sun50i-h6.c | 16 +++++++++++++--- > 1 file changed, 13 insertions(+), 3 deletions(-) > > diff --git a/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > b/drivers/clk/sunxi-ng/ccu-sun50i-h6.c index 2ddf0a0da526f..068d1a6b2ebf3 > 100644 > --- a/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > +++ b/drivers/clk/sunxi-ng/ccu-sun50i-h6.c > @@ -95,13 +95,13 @@ static struct ccu_nkmp pll_periph1_clk = { > }, > }; > > +/* For GPU PLL, using an output divider for DFS causes system to fail */ > #define SUN50I_H6_PLL_GPU_REG 0x030 > static struct ccu_nkmp pll_gpu_clk = { > .enable = BIT(31), > .lock = BIT(28), > .n = _SUNXI_CCU_MULT_MIN(8, 8, 12), > .m = _SUNXI_CCU_DIV(1, 1), /* input divider */ > - .p = _SUNXI_CCU_DIV(0, 1), /* output divider */ > .common = { > .reg = 0x030, > .hw.init = CLK_HW_INIT("pll-gpu", "osc24M", > @@ -294,9 +294,9 @@ static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, > "deinterlace", static SUNXI_CCU_GATE(bus_deinterlace_clk, > "bus-deinterlace", "psi-ahb1-ahb2", 0x62c, BIT(0), 0); > > +/* Keep GPU_CLK divider const to avoid DFS instability. */ > static const char * const gpu_parents[] = { "pll-gpu" }; > -static SUNXI_CCU_M_WITH_MUX_GATE(gpu_clk, "gpu", gpu_parents, 0x670, > - 0, 3, /* M */ > +static SUNXI_CCU_MUX_WITH_GATE(gpu_clk, "gpu", gpu_parents, 0x670, > 24, 1, /* mux */ > BIT(31), /* gate */ > CLK_SET_RATE_PARENT); > @@ -1193,6 +1193,16 @@ static int sun50i_h6_ccu_probe(struct platform_device > *pdev) if (IS_ERR(reg)) > return PTR_ERR(reg); > > + /* Force PLL_GPU output divider bits to 0 */ > + val = readl(reg + SUN50I_H6_PLL_GPU_REG); > + val &= ~BIT(0); > + writel(val, reg + SUN50I_H6_PLL_GPU_REG); > + > + /* Force GPU_CLK divider bits to 0 */ > + val = readl(reg + gpu_clk.common.reg); > + val &= ~GENMASK(3, 0); > + writel(val, reg + gpu_clk.common.reg); > + > /* Enable the lock bits on all PLLs */ > for (i = 0; i < ARRAY_SIZE(pll_regs); i++) { > val = readl(reg + pll_regs[i]); > -- > 2.34.1 _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel