From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.5 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS, USER_AGENT_SANE_1 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 96EC5C433E6 for ; Wed, 17 Mar 2021 10:46:44 +0000 (UTC) Received: from desiato.infradead.org (desiato.infradead.org [90.155.92.199]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 070EE64F21 for ; Wed, 17 Mar 2021 10:46:43 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 070EE64F21 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=arm.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=desiato.20200630; h=Sender:Content-Type: Content-Transfer-Encoding:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:Date:Message-ID:From: References:Cc:To:Subject:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=iWtWoH55cKliCPPH2ULmEeFsjqRjh8xsfEP8JJySNOg=; b=TmNIFofsLyzS56cKBg0y7/O/9 OatNTTWbe+KM0ANyxoc8g6BUVg/UGgphnUsBnaXgESBEwW6RlgaPx4yMB168MmPDkREdoIbnRxOMq 9xLxo7pTQH492Mn+oskojl0uCJQvGCYq5hbFIztBbVXbGgGtbh1b32YKMRtJ1xRN++g/P1I/C/lhA eT2snNqLIb+E+8d0AcEWKkuk1KrPYYSA3E74XxvbCqZoZIB+xDCltfVBK3MhtuRto2PBUWan0GY7I eJMbL61Xt5A2EWdS/AYxOCLiUrIbXjyt81R4DE/8As3AsVZ3KuJy2moGfIs1lH/sc/3vPiFEVP1pm I/ymU7fZQ==; Received: from localhost ([::1] helo=desiato.infradead.org) by desiato.infradead.org with esmtp (Exim 4.94 #2 (Red Hat Linux)) id 1lMTfu-002x4e-By; Wed, 17 Mar 2021 10:45:15 +0000 Received: from foss.arm.com ([217.140.110.172]) by desiato.infradead.org with esmtp (Exim 4.94 #2 (Red Hat Linux)) id 1lMTfp-002x4B-OJ for linux-arm-kernel@lists.infradead.org; Wed, 17 Mar 2021 10:45:11 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id BA782D6E; Wed, 17 Mar 2021 03:44:58 -0700 (PDT) Received: from [10.57.17.188] (unknown [10.57.17.188]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 6128F3F70D; Wed, 17 Mar 2021 03:44:57 -0700 (PDT) Subject: Re: [PATCH v4 09/19] coresight: etm4x: Move ETM to prohibited region for disable To: Mathieu Poirier Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, mike.leach@linaro.org, anshuman.khandual@arm.com, leo.yan@linaro.org References: <20210225193543.2920532-1-suzuki.poulose@arm.com> <20210225193543.2920532-10-suzuki.poulose@arm.com> <20210316193008.GD1387186@xps15> From: Suzuki K Poulose Message-ID: <7e8569f8-9da2-096c-a35a-14248329026a@arm.com> Date: Wed, 17 Mar 2021 10:44:51 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.8.0 MIME-Version: 1.0 In-Reply-To: <20210316193008.GD1387186@xps15> Content-Language: en-GB X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210317_104510_161550_BE91F8E9 X-CRM114-Status: GOOD ( 30.65 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="us-ascii"; Format="flowed" Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Mathieu On 3/16/21 7:30 PM, Mathieu Poirier wrote: > On Thu, Feb 25, 2021 at 07:35:33PM +0000, Suzuki K Poulose wrote: >> If the CPU implements Arm v8.4 Trace filter controls (FEAT_TRF), >> move the ETM to trace prohibited region using TRFCR, while disabling. >> >> Cc: Mathieu Poirier >> Cc: Mike Leach >> Cc: Anshuman Khandual >> Signed-off-by: Suzuki K Poulose >> --- >> New patch > > I would ask you to refrain from introducing new patches. Otherwise the goal > posts keep on moving with every revision and we'll never get through. Fixes and > enhancement can come in later patchsets. > While I agree that this is a fix and a new patch, it also attests what we do in the nvhe hypervisor to disable tracing while we enter the guest, by using the Trace filter controls. >> --- >> .../coresight/coresight-etm4x-core.c | 21 +++++++++++++++++-- >> drivers/hwtracing/coresight/coresight-etm4x.h | 2 ++ >> 2 files changed, 21 insertions(+), 2 deletions(-) >> >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> index 15016f757828..00297906669c 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> @@ -31,6 +31,7 @@ >> #include >> #include >> >> +#include >> #include >> #include >> #include >> @@ -654,6 +655,7 @@ static int etm4_enable(struct coresight_device *csdev, >> static void etm4_disable_hw(void *info) >> { >> u32 control; >> + u64 trfcr; >> struct etmv4_drvdata *drvdata = info; >> struct etmv4_config *config = &drvdata->config; >> struct coresight_device *csdev = drvdata->csdev; >> @@ -676,6 +678,16 @@ static void etm4_disable_hw(void *info) >> /* EN, bit[0] Trace unit enable bit */ >> control &= ~0x1; >> >> + /* >> + * If the CPU supports v8.4 Trace filter Control, >> + * set the ETM to trace prohibited region. >> + */ >> + if (drvdata->trfc) { >> + trfcr = read_sysreg_s(SYS_TRFCR_EL1); >> + write_sysreg_s(trfcr & ~(TRFCR_ELx_ExTRE | TRFCR_ELx_E0TRE), >> + SYS_TRFCR_EL1); >> + isb(); >> + } >> /* >> * Make sure everything completes before disabling, as recommended >> * by section 7.3.77 ("TRCVICTLR, ViewInst Main Control Register, >> @@ -683,12 +695,16 @@ static void etm4_disable_hw(void *info) >> */ >> dsb(sy); >> isb(); >> + /* Trace synchronization barrier, is a nop if not supported */ >> + tsb_csync(); >> etm4x_relaxed_write32(csa, control, TRCPRGCTLR); >> >> /* wait for TRCSTATR.PMSTABLE to go to '1' */ >> if (coresight_timeout(csa, TRCSTATR, TRCSTATR_PMSTABLE_BIT, 1)) >> dev_err(etm_dev, >> "timeout while waiting for PM stable Trace Status\n"); >> + if (drvdata->trfc) >> + write_sysreg_s(trfcr, SYS_TRFCR_EL1); > > drvdata->trfc is invariably set to true in cpu_enable_tracing() and as such > testing for it is not required. That is not true. This is only set when the CPU supports trace filtering. So, this is more of a capability field for the CPU where the ETM is bound. Only v8.4+ CPUs implement trace filtering controls. Cheers Suzuki > >> >> /* read the status of the single shot comparators */ >> for (i = 0; i < drvdata->nr_ss_cmp; i++) { >> @@ -873,7 +889,7 @@ static bool etm4_init_csdev_access(struct etmv4_drvdata *drvdata, >> return false; >> } >> >> -static void cpu_enable_tracing(void) >> +static void cpu_enable_tracing(struct etmv4_drvdata *drvdata) >> { >> u64 dfr0 = read_sysreg(id_aa64dfr0_el1); >> u64 trfcr; >> @@ -881,6 +897,7 @@ static void cpu_enable_tracing(void) >> if (!cpuid_feature_extract_unsigned_field(dfr0, ID_AA64DFR0_TRACE_FILT_SHIFT)) >> return; >> >> + drvdata->trfc = true; >> /* >> * If the CPU supports v8.4 SelfHosted Tracing, enable >> * tracing at the kernel EL and EL0, forcing to use the >> @@ -1082,7 +1099,7 @@ static void etm4_init_arch_data(void *info) >> /* NUMCNTR, bits[30:28] number of counters available for tracing */ >> drvdata->nr_cntr = BMVAL(etmidr5, 28, 30); >> etm4_cs_lock(drvdata, csa); >> - cpu_enable_tracing(); >> + cpu_enable_tracing(drvdata); > > At least for this patch, the above three hunks aren't needed. > >> } >> >> static inline u32 etm4_get_victlr_access_type(struct etmv4_config *config) >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x.h b/drivers/hwtracing/coresight/coresight-etm4x.h >> index 0af60571aa23..f6478ef642bf 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x.h >> +++ b/drivers/hwtracing/coresight/coresight-etm4x.h >> @@ -862,6 +862,7 @@ struct etmv4_save_state { >> * @nooverflow: Indicate if overflow prevention is supported. >> * @atbtrig: If the implementation can support ATB triggers >> * @lpoverride: If the implementation can support low-power state over. >> + * @trfc: If the implementation supports Arm v8.4 trace filter controls. >> * @config: structure holding configuration parameters. >> * @save_state: State to be preserved across power loss >> * @state_needs_restore: True when there is context to restore after PM exit >> @@ -912,6 +913,7 @@ struct etmv4_drvdata { >> bool nooverflow; >> bool atbtrig; >> bool lpoverride; >> + bool trfc; > > Nor is this one. > >> struct etmv4_config config; >> struct etmv4_save_state *save_state; >> bool state_needs_restore; >> -- >> 2.24.1 >> _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel