From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 27732C3DA7A for ; Mon, 2 Jan 2023 11:47:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Subject:Cc:To:From:Message-ID:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=vspFoNbaMAUdwiLgcDiGikjcSQd0hAlcb6CHe69Qt18=; b=MenDEaTUGBWADQ z12aQEvegiYfEYQ5U3wwK1uR6gX4j4v5boKpVQksB8Q0xsGMyGCzlPEaiQhFyFpbe5JQA9K/cHUJk k7eQs3WItyGjpDXc6NKlBa4wN62sAnoA35Zq7D9Dix0biUa3VBQ05JYy8SGyhQlHMOKik4kkp5Ttr LYCjL4ZhZUci+Pju4MGzTf6tbt0zVe/svf8776K72iArNlMW0gyIU99C0NuBGCGNYJhXKxWz929yN YCnPCVfMbEdiiAUmWeRYEiLJE5u2hJjmxwyjPM8dqSCemG/Xfo2DNGjv1WzNqQpXfzoVFTJUx9syK IBe809mksRBryXA27+Lg==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1pCJGq-00AxHx-SI; Mon, 02 Jan 2023 11:46:25 +0000 Received: from ams.source.kernel.org ([145.40.68.75]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1pCJGc-00AxBs-QV for linux-arm-kernel@lists.infradead.org; Mon, 02 Jan 2023 11:46:14 +0000 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ams.source.kernel.org (Postfix) with ESMTPS id 2A6C6B80BE6; Mon, 2 Jan 2023 11:46:09 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id D9165C433EF; Mon, 2 Jan 2023 11:46:07 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1672659967; bh=pkoNww/3woHJbKQ2rbbErmlkidtmGFD9xreR1oEQz18=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=TMouMMfYuvBt6CeD3YzniYL1bk940QsJKRtjEG0wIaIzDneHDt4EGseGnORkH+aFs AZsm+RKnLj+uS5sXzuWN4NPH23QvOLWL0qE9MFUmDK0kHQz8ZYuGg0Mq/FNP1bBjdE mgQw/xEjxPKnXYMF3FYY1gjric5pOoNiaQuwfCqqOvq2iX+ZgnJzGwrGsIdFyVdjvK a22YCyzepbbav1zySKw5TsZnwmcgmBVq4JrYG7DVp7c/VP61cPnC6b2lbAEuqd4YvV hqnQW9J3MQg6nF9C9P48/yQiHQhXc/c72C+VxGM5HJtojUITysONe2QcOlURlTqHmw kUm2f7Z0axy2w== Received: from sofa.misterjones.org ([185.219.108.64] helo=goblin-girl.misterjones.org) by disco-boy.misterjones.org with esmtpsa (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.95) (envelope-from ) id 1pCJGX-00GJRt-HQ; Mon, 02 Jan 2023 11:46:05 +0000 Date: Mon, 02 Jan 2023 11:46:05 +0000 Message-ID: <867cy5b1mq.wl-maz@kernel.org> From: Marc Zyngier To: Ganapatrao Kulkarni Cc: catalin.marinas@arm.com, will@kernel.org, linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, kvm@vger.kernel.org, scott@os.amperecomputing.com, keyur@os.amperecomputing.com Subject: Re: [PATCH 2/3] KVM: arm64: nv: Emulate ISTATUS when emulated timers are fired. In-Reply-To: <87y1qqe2pg.wl-maz@kernel.org> References: <20220824060304.21128-1-gankulkarni@os.amperecomputing.com> <20220824060304.21128-3-gankulkarni@os.amperecomputing.com> <87y1qqe2pg.wl-maz@kernel.org> User-Agent: Wanderlust/2.15.9 (Almost Unreal) SEMI-EPG/1.14.7 (Harue) FLIM-LB/1.14.9 (=?UTF-8?B?R29qxY0=?=) APEL-LB/10.8 EasyPG/1.0.0 Emacs/28.2 (aarch64-unknown-linux-gnu) MULE/6.0 (HANACHIRUSATO) MIME-Version: 1.0 (generated by SEMI-EPG 1.14.7 - "Harue") X-SA-Exim-Connect-IP: 185.219.108.64 X-SA-Exim-Rcpt-To: gankulkarni@os.amperecomputing.com, catalin.marinas@arm.com, will@kernel.org, linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, kvm@vger.kernel.org, scott@os.amperecomputing.com, keyur@os.amperecomputing.com X-SA-Exim-Mail-From: maz@kernel.org X-SA-Exim-Scanned: No (on disco-boy.misterjones.org); SAEximRunCond expanded to false X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20230102_034611_451097_ADCA313F X-CRM114-Status: GOOD ( 42.04 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Thu, 29 Dec 2022 13:53:15 +0000, Marc Zyngier wrote: > > On Wed, 24 Aug 2022 07:03:03 +0100, > Ganapatrao Kulkarni wrote: > > > > Guest-Hypervisor forwards the timer interrupt to Guest-Guest, if it is > > enabled, unmasked and ISTATUS bit of register CNTV_CTL_EL0 is set for a > > loaded timer. > > > > For NV2 implementation, the Host-Hypervisor is not emulating the ISTATUS > > bit while forwarding the Emulated Vtimer Interrupt to Guest-Hypervisor. > > This results in the drop of interrupt from Guest-Hypervisor, where as > > Host Hypervisor marked it as an active interrupt and expecting Guest-Guest > > to consume and acknowledge. Due to this, some of the Guest-Guest vCPUs > > are stuck in Idle thread and rcu soft lockups are seen. > > > > This issue is not seen with NV1 case since the register CNTV_CTL_EL0 read > > trap handler is emulating the ISTATUS bit. > > > > Adding code to set/emulate the ISTATUS when the emulated timers are fired. > > > > Signed-off-by: Ganapatrao Kulkarni > > --- > > arch/arm64/kvm/arch_timer.c | 5 +++++ > > 1 file changed, 5 insertions(+) > > > > diff --git a/arch/arm64/kvm/arch_timer.c b/arch/arm64/kvm/arch_timer.c > > index 27a6ec46803a..0b32d943d2d5 100644 > > --- a/arch/arm64/kvm/arch_timer.c > > +++ b/arch/arm64/kvm/arch_timer.c > > @@ -63,6 +63,7 @@ static u64 kvm_arm_timer_read(struct kvm_vcpu *vcpu, > > struct arch_timer_context *timer, > > enum kvm_arch_timer_regs treg); > > static bool kvm_arch_timer_get_input_level(int vintid); > > +static u64 read_timer_ctl(struct arch_timer_context *timer); > > > > static struct irq_ops arch_timer_irq_ops = { > > .get_input_level = kvm_arch_timer_get_input_level, > > @@ -356,6 +357,8 @@ static enum hrtimer_restart kvm_hrtimer_expire(struct hrtimer *hrt) > > return HRTIMER_RESTART; > > } > > > > + /* Timer emulated, emulate ISTATUS also */ > > + timer_set_ctl(ctx, read_timer_ctl(ctx)); > > Why should we do that for non-NV2 configurations? > > > kvm_timer_update_irq(vcpu, true, ctx); > > return HRTIMER_NORESTART; > > } > > @@ -458,6 +461,8 @@ static void timer_emulate(struct arch_timer_context *ctx) > > trace_kvm_timer_emulate(ctx, should_fire); > > > > if (should_fire != ctx->irq.level) { > > + /* Timer emulated, emulate ISTATUS also */ > > + timer_set_ctl(ctx, read_timer_ctl(ctx)); > > kvm_timer_update_irq(ctx->vcpu, should_fire, ctx); > > return; > > } > > I'm not overly keen on this. Yes, we can set the status bit there. But > conversely, the bit will not get cleared when the guest reprograms the > timer, and will take a full exit/entry cycle for it to appear. > > Ergo, the architecture is buggy as memory (the VNCR page) cannot be > used to emulate something as dynamic as a timer. > > It is only with FEAT_ECV that we can solve this correctly by trapping > the counter/timer accesses and emulate them for the guest hypervisor. > I'd rather we add support for that, as I expect all the FEAT_NV2 > implementations to have it (and hopefully FEAT_FGT as well). So I went ahead and implemented some very basic FEAT_ECV support to correctly emulate the timers (trapping the CTL/CVAL accesses). Performance dropped like a rock (~30% extra overhead) for L2 exit-heavy workloads that are terminated in userspace, such as virtio. For those workloads, vcpu_{load,put}() in L1 now generate extra traps, as we save/restore the timer context, and this is enough to make things visibly slower, even on a pretty fast machine. I managed to get *some* performance back by satisfying CTL/CVAL reads very early on the exit path (a pretty common theme with NV). Which means we end-up needing something like what you have -- only a bit more complete. I came up with the following: diff --git a/arch/arm64/kvm/arch_timer.c b/arch/arm64/kvm/arch_timer.c index 4945c5b96f05..a198a6211e2a 100644 --- a/arch/arm64/kvm/arch_timer.c +++ b/arch/arm64/kvm/arch_timer.c @@ -450,6 +450,25 @@ static void kvm_timer_update_irq(struct kvm_vcpu *vcpu, bool new_level, { int ret; + /* + * Paper over NV2 brokenness by publishing the interrupt status + * bit. This still results in a poor quality of emulation (guest + * writes will have no effect until the next exit). + * + * But hey, it's fast, right? + */ + if (vcpu_has_nv2(vcpu) && is_hyp_ctxt(vcpu) && + (timer_ctx == vcpu_vtimer(vcpu) || timer_ctx == vcpu_ptimer(vcpu))) { + u32 ctl = timer_get_ctl(timer_ctx); + + if (new_level) + ctl |= ARCH_TIMER_CTRL_IT_STAT; + else + ctl &= ~ARCH_TIMER_CTRL_IT_STAT; + + timer_set_ctl(timer_ctx, ctl); + } + timer_ctx->irq.level = new_level; trace_kvm_timer_update_irq(vcpu->vcpu_id, timer_ctx->irq.irq, timer_ctx->irq.level); which reports the interrupt state in all cases. Does this work for you? Thanks, M. -- Without deviation from the norm, progress is not possible. _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel