From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id EA0C8CD37B0 for ; Mon, 18 Sep 2023 09:40:51 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:MIME-Version:References:In-Reply-To: Subject:Cc:To:From:Message-ID:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=N3NFSmOVtFkWrhtK6kdzqMiJ9yCJKzraqTsxb2uZHW4=; b=lNwCdf+47nv/Ps AZ6iJguV3o0ycw0JvkEL+SEQ/s0Wv7FOZztekqGARRQSUNe2E91+QWqWVd8KeGkSlHb1RHBdjpp+P lqnoCKkGQdI6TsnqJQOmmQwJCEu3OUti/jmc1MAdaJbUPtt5xQxERtZoLPXo88R6oLPTkP5kFcfG+ V+SfGs2Vb7vXqINwa4G1f8uiFsi31GV2fH8CnZrLjuHM0fvNrfQfgiBZKVF4ZjR8ydv834Hksh8NS qhdi9me8m39G3TtUEMYIQ8Q4682kWw20d9z4cMHE+d/gm1UE0FkByYD4NMyk5YPCRjBAikvEkm60f Vz9b/YeM7OH8Qtx19U0w==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.96 #2 (Red Hat Linux)) id 1qiAjz-00EygX-2Z; Mon, 18 Sep 2023 09:40:27 +0000 Received: from dfw.source.kernel.org ([139.178.84.217]) by bombadil.infradead.org with esmtps (Exim 4.96 #2 (Red Hat Linux)) id 1qiAjx-00EyfN-06 for linux-arm-kernel@lists.infradead.org; Mon, 18 Sep 2023 09:40:26 +0000 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits)) (No client certificate requested) by dfw.source.kernel.org (Postfix) with ESMTPS id B8FAC60F80; Mon, 18 Sep 2023 09:40:21 +0000 (UTC) Received: by smtp.kernel.org (Postfix) with ESMTPSA id EA1D5C433C8; Mon, 18 Sep 2023 09:40:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1695030021; bh=HVSpFQnmXQ6FFjFm3ben4gsTYRSP8yFtpc7kR540pqk=; h=Date:From:To:Cc:Subject:In-Reply-To:References:From; b=m01BeqeWOZUF7RuUbLKaq2WW41I4cDu3hC2ZRxHGt7JnErfhOxBgQiuFloTVFr250 ftjLpTaMf8jMLQ+b0L/XloOps2FYp4+soBM+2TjgAwbQzhHs9RLmh0kslkPoAkFL6p /mtGNe43CnsROOyJfVxp0lw50t/TXXZ2XvmWLaAoUXwgRtQOdW2YpQXovCg3sbDInv Mfm8XhNovFVuxB2VmaQiSmnvihnNfLXkx5d+GqDTXFyf82QLt5GGNyx/17ZhmetJLv HBIcdwgnf/ShQS38U5xhN0CO6tV4PRfZPi3P6qcYRdOaOtkG3+8Pe69k3zV7EINApL X26nE++7OIAlA== Received: from sofa.misterjones.org ([185.219.108.64] helo=goblin-girl.misterjones.org) by disco-boy.misterjones.org with esmtpsa (TLS1.3) tls TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384 (Exim 4.95) (envelope-from ) id 1qiAjq-00DuMf-CM; Mon, 18 Sep 2023 10:40:18 +0100 Date: Mon, 18 Sep 2023 10:40:17 +0100 Message-ID: <868r93es5a.wl-maz@kernel.org> From: Marc Zyngier To: Miguel Luis Cc: Catalin Marinas , Will Deacon , Oliver Upton , James Morse , Suzuki K Poulose , Zenghui Yu , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kvmarm@lists.linux.dev Subject: Re: [PATCH 2/3] arm64/kvm: Fine grain _EL2 system registers list that affect nested virtualization In-Reply-To: <20230913185209.32282-3-miguel.luis@oracle.com> References: <20230913185209.32282-1-miguel.luis@oracle.com> <20230913185209.32282-3-miguel.luis@oracle.com> User-Agent: Wanderlust/2.15.9 (Almost Unreal) SEMI-EPG/1.14.7 (Harue) FLIM-LB/1.14.9 (=?UTF-8?B?R29qxY0=?=) APEL-LB/10.8 EasyPG/1.0.0 Emacs/28.2 (aarch64-unknown-linux-gnu) MULE/6.0 (HANACHIRUSATO) MIME-Version: 1.0 (generated by SEMI-EPG 1.14.7 - "Harue") X-SA-Exim-Connect-IP: 185.219.108.64 X-SA-Exim-Rcpt-To: miguel.luis@oracle.com, catalin.marinas@arm.com, will@kernel.org, oliver.upton@linux.dev, james.morse@arm.com, suzuki.poulose@arm.com, yuzenghui@huawei.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kvmarm@lists.linux.dev X-SA-Exim-Mail-From: maz@kernel.org X-SA-Exim-Scanned: No (on disco-boy.misterjones.org); SAEximRunCond expanded to false X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20230918_024025_184382_CE73EEE1 X-CRM114-Status: GOOD ( 23.46 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Miguel, On Wed, 13 Sep 2023 19:52:07 +0100, Miguel Luis wrote: > > Some _EL1 registers got included in the _EL2 ranges, which are not > affected by NV. Remove them and fine grain the ranges to exclusively > include the _EL2 ones. > > Signed-off-by: Miguel Luis > --- > arch/arm64/kvm/emulate-nested.c | 44 ++++++++++++++++++++++++++++----- > 1 file changed, 38 insertions(+), 6 deletions(-) > > diff --git a/arch/arm64/kvm/emulate-nested.c b/arch/arm64/kvm/emulate-nested.c > index 9ced1bf0c2b7..9aa1c06abdb7 100644 > --- a/arch/arm64/kvm/emulate-nested.c > +++ b/arch/arm64/kvm/emulate-nested.c > @@ -649,14 +649,46 @@ static const struct encoding_to_trap_config encoding_to_cgt[] __initconst = { > SR_TRAP(SYS_APGAKEYHI_EL1, CGT_HCR_APK), > /* All _EL2 registers */ > SR_RANGE_TRAP(sys_reg(3, 4, 0, 0, 0), > - sys_reg(3, 4, 3, 15, 7), CGT_HCR_NV), > + sys_reg(3, 4, 4, 0, 1), CGT_HCR_NV), It would be good if the commit message explained that you are folding SPSR/ELR into the existing range. Also, please keep the two ends of the ranges vertically aligned. > /* Skip the SP_EL1 encoding... */ > - SR_TRAP(SYS_SPSR_EL2, CGT_HCR_NV), > - SR_TRAP(SYS_ELR_EL2, CGT_HCR_NV), > - SR_RANGE_TRAP(sys_reg(3, 4, 4, 1, 1), > - sys_reg(3, 4, 10, 15, 7), CGT_HCR_NV), > + SR_RANGE_TRAP(sys_reg(3, 4, 4, 3, 0), > + sys_reg(3, 4, 10, 6, 7), CGT_HCR_NV), > + /* skip MECID_A0_EL2, MECID_A1_EL2, MECID_P0_EL2, > + * MECID_P1_EL2, MECIDR_EL2, VMECID_A_EL2, > + * VMECID_P_EL2. > + */ Please follow the kernel comment format. Also, why are you skipping the MEC registers, but not the MPAM ones? At least indicate a rationale for this. > SR_RANGE_TRAP(sys_reg(3, 4, 12, 0, 0), > - sys_reg(3, 4, 14, 15, 7), CGT_HCR_NV), > + sys_reg(3, 4, 12, 1, 1), CGT_HCR_NV), > + /* ICH_AP0R_EL2 */ > + SR_RANGE_TRAP(SYS_ICH_AP0R0_EL2, > + SYS_ICH_AP0R3_EL2, CGT_HCR_NV), > + /* ICH_AP1R_EL2 */ > + SR_RANGE_TRAP(SYS_ICH_AP1R0_EL2, > + SYS_ICH_AP1R3_EL2, CGT_HCR_NV), > + SR_RANGE_TRAP(sys_reg(3, 4, 12, 9, 5), > + sys_reg(3, 4, 12, 11, 7), CGT_HCR_NV), > + /* ICH_LR_EL2 */ > + SR_TRAP(SYS_ICH_LR0_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR1_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR2_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR3_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR4_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR5_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR6_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR7_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR8_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR9_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR10_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR11_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR12_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR13_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR14_EL2, CGT_HCR_NV), > + SR_TRAP(SYS_ICH_LR15_EL2, CGT_HCR_NV), You could describe all the LRs a single range. > + SR_RANGE_TRAP(sys_reg(3, 4, 13, 0, 1), > + sys_reg(3, 4, 13, 0, 7), CGT_HCR_NV), > + /* skip AMEVCNTVOFF0_EL2 and AMEVCNTVOFF1_EL2 */ Why? > + SR_RANGE_TRAP(sys_reg(3, 4, 14, 0, 3), > + sys_reg(3, 4, 14, 5, 2), CGT_HCR_NV), > /* All _EL02, _EL12 registers */ > SR_RANGE_TRAP(sys_reg(3, 5, 0, 0, 0), > sys_reg(3, 5, 10, 15, 7), CGT_HCR_NV), Thanks, M. -- Without deviation from the norm, progress is not possible. _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel