From: marvin24@gmx.de (Marc Dietrich)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH 01/31] ARM: tegra: add missing clock documentation to DT bindings
Date: Sat, 16 Nov 2013 23:00:16 +0100 [thread overview]
Message-ID: <9892703.gTmEHyqaYb@ax5200p> (raw)
In-Reply-To: <1384548866-13141-2-git-send-email-swarren@wwwdotorg.org>
Hi Stephen,
On Friday 15 November 2013 13:53:56 Stephen Warren wrote:
> From: Stephen Warren <swarren@nvidia.com>
>
> Many of the Tegra DT binding documents say nothing about the clocks or
> clock-names properties, yet those are present and required in DT files.
> This patch simply updates the documentation file to match the implicit
> definition of the binding, based on real-world DT content.
>
> All Tegra bindings that mention clocks are updated to have consistent
> wording and formatting of the clock-related properties.
>
> Cc: treding at nvidia.com
> Cc: pdeschrijver at nvidia.com
> Cc: linux-tegra at vger.kernel.org
> Cc: linux-arm-kernel at lists.infradead.org
> Cc: Rob Herring <rob.herring@calxeda.com>
> Cc: Pawel Moll <pawel.moll@arm.com>
> Cc: Mark Rutland <mark.rutland@arm.com>
> Cc: Ian Campbell <ijc+devicetree@hellion.org.uk>
> Cc: devicetree at vger.kernel.org
> Signed-off-by: Stephen Warren <swarren@nvidia.com>
> ---
> .../bindings/arm/tegra/nvidia,tegra20-pmc.txt | 1 +
> .../devicetree/bindings/dma/tegra20-apbdma.txt | 3 ++
> .../bindings/gpu/nvidia,tegra20-host1x.txt | 61
> ++++++++++++++++++++++ .../devicetree/bindings/i2c/nvidia,tegra20-i2c.txt |
> 14 ++---
> .../bindings/input/nvidia,tegra20-kbc.txt | 3 ++
> .../bindings/mmc/nvidia,tegra20-sdhci.txt | 3 ++
> .../devicetree/bindings/nvec/nvidia,nvec.txt | 8 +++
> .../bindings/pci/nvidia,tegra20-pcie.txt | 16 +++---
> .../devicetree/bindings/pwm/nvidia,tegra20-pwm.txt | 3 ++
> .../devicetree/bindings/rtc/nvidia,tegra20-rtc.txt | 3 ++
> .../bindings/serial/nvidia,tegra20-hsuart.txt | 3 ++
> .../bindings/sound/nvidia,tegra-audio-alc5632.txt | 7 +--
> .../bindings/sound/nvidia,tegra-audio-rt5640.txt | 7 +--
> .../bindings/sound/nvidia,tegra-audio-wm8753.txt | 7 +--
> .../bindings/sound/nvidia,tegra-audio-wm8903.txt | 7 +--
> .../bindings/sound/nvidia,tegra-audio-wm9712.txt | 7 +--
> .../bindings/sound/nvidia,tegra20-ac97.txt | 4 ++
> .../bindings/sound/nvidia,tegra20-i2s.txt | 3 ++
> .../bindings/sound/nvidia,tegra30-ahub.txt | 21 ++++++--
> .../bindings/sound/nvidia,tegra30-i2s.txt | 5 +-
> .../bindings/spi/nvidia,tegra114-spi.txt | 8 ++-
> .../bindings/spi/nvidia,tegra20-sflash.txt | 4 +-
> .../bindings/spi/nvidia,tegra20-slink.txt | 4 +-
> .../bindings/timer/nvidia,tegra20-timer.txt | 3 ++
> .../bindings/timer/nvidia,tegra30-timer.txt | 3 ++
> .../bindings/usb/nvidia,tegra20-ehci.txt | 3 +-
> 26 files changed, 172 insertions(+), 39 deletions(-)
>
> diff --git
> a/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt
> b/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt index
> 1608a54e90e1..68ac65f82a1c 100644
> --- a/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt
> +++ b/Documentation/devicetree/bindings/arm/tegra/nvidia,tegra20-pmc.txt
> @@ -9,6 +9,7 @@ Required properties:
> - compatible : Should contain "nvidia,tegra<chip>-pmc".
> - reg : Offset and length of the register set for the device
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> "pclk" (The Tegra clock of that name),
> "clk32k_in" (The 32KHz clock input to Tegra).
> diff --git a/Documentation/devicetree/bindings/dma/tegra20-apbdma.txt
> b/Documentation/devicetree/bindings/dma/tegra20-apbdma.txt index
> 90fa7da525b8..74bfc54bb184 100644
> --- a/Documentation/devicetree/bindings/dma/tegra20-apbdma.txt
> +++ b/Documentation/devicetree/bindings/dma/tegra20-apbdma.txt
> @@ -5,6 +5,8 @@ Required properties:
> - reg: Should contain DMA registers location and length. This shuld include
> all of the per-channel registers.
> - interrupts: Should contain all of the per-channel DMA interrupts.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Examples:
>
> @@ -27,4 +29,5 @@ apbdma: dma at 6000a000 {
> 0 149 0x04
> 0 150 0x04
> 0 151 0x04 >;
> + clocks = <&tegra_car 34>;
> };
> diff --git a/Documentation/devicetree/bindings/gpu/nvidia,tegra20-host1x.txt
> b/Documentation/devicetree/bindings/gpu/nvidia,tegra20-host1x.txt index
> b4fa934ae3a2..c9a715a75f60 100644
> --- a/Documentation/devicetree/bindings/gpu/nvidia,tegra20-host1x.txt
> +++ b/Documentation/devicetree/bindings/gpu/nvidia,tegra20-host1x.txt
> @@ -9,6 +9,8 @@ Required properties:
> - #size-cells: The number of cells used to represent the size of an address
> range in the host1x address space. Should be 1.
> - ranges: The mapping of the host1x address space to the CPU address space.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> The host1x top-level node defines a number of children, each representing
> one of the following host1x client modules:
> @@ -19,6 +21,8 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-mpe"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - vi: video input
>
> @@ -26,6 +30,8 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-vi"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - epp: encoder pre-processor
>
> @@ -33,6 +39,8 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-epp"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - isp: image signal processor
>
> @@ -40,6 +48,8 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-isp"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - gr2d: 2D graphics engine
>
> @@ -47,12 +57,23 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-gr2d"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - gr3d: 3D graphics engine
>
> Required properties:
> - compatible: "nvidia,tegra<chip>-gr3d"
> - reg: Physical base address and length of the controller's registers.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
double clocks entry
> + - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> + - clock-names : Must include the following entries:
> + (This property may be omitted if the only clock in the list is "3d")
> + - 3d
> + This MUST be the first entry.
why? isn't the purpose of names that the order is irrelevant?
> + - 3d2 (Only required on SoCs with two 3D clocks)
>
> - dc: display controller
>
> @@ -60,6 +81,12 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-dc"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> + - clock-names : Must include the following entries:
> + - disp1 or disp2 (depending on the controller instance)
> + This MUST be the first entry.
> + - parent
>
> Each display controller node has a child node, named "rgb", that
> represents the RGB output associated with the controller. It can take the
> following @@ -76,6 +103,12 @@ of the following host1x client modules:
> - interrupts: The interrupt outputs from the controller.
> - vdd-supply: regulator for supply voltage
> - pll-supply: regulator for PLL
> + - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> + - clock-names : Must include the following entries:
> + - hdmi
> + This MUST be the first entry.
> + - parent
>
> Optional properties:
> - nvidia,ddc-i2c-bus: phandle of an I2C controller used for DDC EDID
> probing @@ -88,12 +121,22 @@ of the following host1x client modules:
> - compatible: "nvidia,tegra<chip>-tvo"
> - reg: Physical base address and length of the controller's registers.
> - interrupts: The interrupt outputs from the controller.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> - dsi: display serial interface
>
> Required properties:
> - compatible: "nvidia,tegra<chip>-dsi"
> - reg: Physical base address and length of the controller's registers.
> + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
double clocks entry
> + - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> + - clock-names : Must include the following entries:
> + - dsi
> + This MUST be the first entry.
> + - parent
The clock-names property is marked as "required". So it should also been added
to the examples below where it is required. Or is it "optional"?
> Example:
>
> @@ -105,6 +148,7 @@ Example:
> reg = <0x50000000 0x00024000>;
> interrupts = <0 65 0x04 /* mpcore syncpt */
> 0 67 0x04>; /* mpcore general */
> + clocks = <&tegra_car TEGRA20_CLK_HOST1X>;
>
> #address-cells = <1>;
> #size-cells = <1>;
> @@ -115,41 +159,50 @@ Example:
> compatible = "nvidia,tegra20-mpe";
> reg = <0x54040000 0x00040000>;
> interrupts = <0 68 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_MPE>;
> };
>
> vi {
> compatible = "nvidia,tegra20-vi";
> reg = <0x54080000 0x00040000>;
> interrupts = <0 69 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_VI>;
> };
>
> epp {
> compatible = "nvidia,tegra20-epp";
> reg = <0x540c0000 0x00040000>;
> interrupts = <0 70 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_EPP>;
> };
>
> isp {
> compatible = "nvidia,tegra20-isp";
> reg = <0x54100000 0x00040000>;
> interrupts = <0 71 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_ISP>;
> };
>
> gr2d {
> compatible = "nvidia,tegra20-gr2d";
> reg = <0x54140000 0x00040000>;
> interrupts = <0 72 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_GR2D>;
> };
>
> gr3d {
> compatible = "nvidia,tegra20-gr3d";
> reg = <0x54180000 0x00040000>;
> + clocks = <&tegra_car TEGRA20_CLK_GR3D>;
> };
>
> dc at 54200000 {
> compatible = "nvidia,tegra20-dc";
> reg = <0x54200000 0x00040000>;
> interrupts = <0 73 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_DISP1>,
> + <&tegra_car TEGRA20_CLK_PLL_P>;
> + clock-names = "disp1", "parent";
>
> rgb {
> status = "disabled";
> @@ -160,6 +213,9 @@ Example:
> compatible = "nvidia,tegra20-dc";
> reg = <0x54240000 0x00040000>;
> interrupts = <0 74 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_DISP2>,
> + <&tegra_car TEGRA20_CLK_PLL_P>;
> + clock-names = "disp2", "parent";
>
> rgb {
> status = "disabled";
> @@ -170,6 +226,9 @@ Example:
> compatible = "nvidia,tegra20-hdmi";
> reg = <0x54280000 0x00040000>;
> interrupts = <0 75 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_HDMI>,
> + <&tegra_car TEGRA20_CLK_PLL_D_OUT0>;
> + clock-names = "hdmi", "parent";
> status = "disabled";
> };
>
> @@ -177,12 +236,14 @@ Example:
> compatible = "nvidia,tegra20-tvo";
> reg = <0x542c0000 0x00040000>;
> interrupts = <0 76 0x04>;
> + clocks = <&tegra_car TEGRA20_CLK_TVO>;
> status = "disabled";
> };
>
> dsi {
> compatible = "nvidia,tegra20-dsi";
> reg = <0x54300000 0x00040000>;
> + clocks = <&tegra_car TEGRA20_CLK_DSI>;
> status = "disabled";
> };
> };
> diff --git a/Documentation/devicetree/bindings/i2c/nvidia,tegra20-i2c.txt
> b/Documentation/devicetree/bindings/i2c/nvidia,tegra20-i2c.txt index
> ef77cc7a0e46..96ab40131ae1 100644
> --- a/Documentation/devicetree/bindings/i2c/nvidia,tegra20-i2c.txt
> +++ b/Documentation/devicetree/bindings/i2c/nvidia,tegra20-i2c.txt
> @@ -39,12 +39,14 @@ Required properties:
> - interrupts: Should contain I2C controller interrupts.
> - address-cells: Address cells for I2C device address.
> - size-cells: Size of the I2C device address.
> -- clocks: Clock ID as per
> - Documentation/devicetree/bindings/clock/tegra<chip-id>.txt
> - for I2C controller.
> -- clock-names: Name of the clock:
> - Tegra20/Tegra30 I2C controller: "div-clk and "fast-clk".
> - Tegra114 I2C controller: "div-clk".
> +- clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> +- clock-names : Must include the following entries:
> + Tegra20/Tegra30:
> + - div-clk
> + - fast-clk
> + Tegra114:
> + - div-clk
>
> Example:
>
> diff --git a/Documentation/devicetree/bindings/input/nvidia,tegra20-kbc.txt
> b/Documentation/devicetree/bindings/input/nvidia,tegra20-kbc.txt index
> 2995fae7ee47..cc28d2194c37 100644
> --- a/Documentation/devicetree/bindings/input/nvidia,tegra20-kbc.txt
> +++ b/Documentation/devicetree/bindings/input/nvidia,tegra20-kbc.txt
> @@ -13,6 +13,8 @@ Required properties:
> array of pin numbers which is used as column.
> - linux,keymap: The keymap for keys as described in the binding document
> devicetree/bindings/input/matrix-keymap.txt.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Optional properties, in addition to those specified by the shared
> matrix-keyboard bindings:
> @@ -31,6 +33,7 @@ keyboard: keyboard {
> compatible = "nvidia,tegra20-kbc";
> reg = <0x7000e200 0x100>;
> interrupts = <0 85 0x04>;
> + clocks = <&tegra_car 36>;
> nvidia,ghost-filter;
> nvidia,debounce-delay-ms = <640>;
> nvidia,kbc-row-pins = <0 1 2>; /* pin 0, 1, 2 as rows */
> diff --git a/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt
> b/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt index
> c6d7b11db9eb..f727902a9e8d 100644
> --- a/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt
> +++ b/Documentation/devicetree/bindings/mmc/nvidia,tegra20-sdhci.txt
> @@ -8,6 +8,8 @@ by mmc.txt and the properties used by the sdhci-tegra
> driver.
>
> Required properties:
> - compatible : Should be "nvidia,<chip>-sdhci"
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Optional properties:
> - power-gpios : Specify GPIOs for power control
> @@ -18,6 +20,7 @@ sdhci at c8000200 {
> compatible = "nvidia,tegra20-sdhci";
> reg = <0xc8000200 0x200>;
> interrupts = <47>;
> + clocks = <&tegra_car 14>;
> cd-gpios = <&gpio 69 0>; /* gpio PI5 */
> wp-gpios = <&gpio 57 0>; /* gpio PH1 */
> power-gpios = <&gpio 155 0>; /* gpio PT3 */
> diff --git a/Documentation/devicetree/bindings/nvec/nvidia,nvec.txt
> b/Documentation/devicetree/bindings/nvec/nvidia,nvec.txt index
> 5aeee53ff9f4..a97fe575ca29 100644
> --- a/Documentation/devicetree/bindings/nvec/nvidia,nvec.txt
> +++ b/Documentation/devicetree/bindings/nvec/nvidia,nvec.txt
> @@ -7,3 +7,11 @@ Required properties:
> - clock-frequency : the frequency of the i2c bus
> - gpios : the gpio used for ec request
> - slave-addr: the i2c address of the slave controller
> +- clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> +- clock-names : Must include the following entries:
> + Tegra20/Tegra30:
> + - div-clk
> + - fast-clk
> + Tegra114:
> + - div-clk
> diff --git a/Documentation/devicetree/bindings/pci/nvidia,tegra20-pcie.txt
> b/Documentation/devicetree/bindings/pci/nvidia,tegra20-pcie.txt index
> 6b7510775c50..ad2eb9804afa 100644
> --- a/Documentation/devicetree/bindings/pci/nvidia,tegra20-pcie.txt
> +++ b/Documentation/devicetree/bindings/pci/nvidia,tegra20-pcie.txt
> @@ -42,14 +42,14 @@ Required properties:
> - 0xc2000000: prefetchable memory region
> Please refer to the standard PCI bus binding document for a more detailed
> explanation.
> -- clocks: List of clock inputs of the controller. Must contain an entry for
> - each entry in the clock-names property.
> -- clock-names: Must include the following entries:
> - "pex": The Tegra clock of that name
> - "afi": The Tegra clock of that name
> - "pcie_xclk": The Tegra clock of that name
> - "pll_e": The Tegra clock of that name
> - "cml": The Tegra clock of that name (not required for Tegra20)
> +- clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> +- clock-names : Must include the following entries:
> + - pex
> + - afi
> + - pcie_xclk
> + - pll_e
> + - cml (not required for Tegra20)
>
> Root ports are defined as subnodes of the PCIe controller node.
>
> diff --git a/Documentation/devicetree/bindings/pwm/nvidia,tegra20-pwm.txt
> b/Documentation/devicetree/bindings/pwm/nvidia,tegra20-pwm.txt index
> c3fc57af8772..0d608d34fed0 100644
> --- a/Documentation/devicetree/bindings/pwm/nvidia,tegra20-pwm.txt
> +++ b/Documentation/devicetree/bindings/pwm/nvidia,tegra20-pwm.txt
> @@ -7,6 +7,8 @@ Required properties:
> - reg: physical base address and length of the controller's registers
> - #pwm-cells: should be 2. See pwm.txt in this directory for a description
> of the cells format.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Example:
>
> @@ -14,4 +16,5 @@ Example:
> compatible = "nvidia,tegra20-pwm";
> reg = <0x7000a000 0x100>;
> #pwm-cells = <2>;
> + clocks = <&tegra_car 17>;
> };
> diff --git a/Documentation/devicetree/bindings/rtc/nvidia,tegra20-rtc.txt
> b/Documentation/devicetree/bindings/rtc/nvidia,tegra20-rtc.txt index
> 93f45e9dce7c..652d1ff2e8be 100644
> --- a/Documentation/devicetree/bindings/rtc/nvidia,tegra20-rtc.txt
> +++ b/Documentation/devicetree/bindings/rtc/nvidia,tegra20-rtc.txt
> @@ -9,6 +9,8 @@ Required properties:
> - compatible : should be "nvidia,tegra20-rtc".
> - reg : Specifies base physical address and size of the registers.
> - interrupts : A single interrupt specifier.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Example:
>
> @@ -16,4 +18,5 @@ timer {
> compatible = "nvidia,tegra20-rtc";
> reg = <0x7000e000 0x100>;
> interrupts = <0 2 0x04>;
> + clocks = <&tegra_car 4>;
> };
> diff --git
> a/Documentation/devicetree/bindings/serial/nvidia,tegra20-hsuart.txt
> b/Documentation/devicetree/bindings/serial/nvidia,tegra20-hsuart.txt index
> 392a4493eebd..39148b6236a1 100644
> --- a/Documentation/devicetree/bindings/serial/nvidia,tegra20-hsuart.txt
> +++ b/Documentation/devicetree/bindings/serial/nvidia,tegra20-hsuart.txt
> @@ -6,6 +6,8 @@ Required properties:
> - interrupts: Should contain UART controller interrupts.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for this UART controller.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Optional properties:
> - nvidia,enable-modem-interrupt: Enable modem interrupts. Should be enable
> @@ -20,5 +22,6 @@ serial at 70006000 {
> interrupts = <0 36 0x04>;
> nvidia,dma-request-selector = <&apbdma 8>;
> nvidia,enable-modem-interrupt;
> + clocks = <&tegra_car 6>;
> status = "disabled";
> };
> diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-alc5632.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-alc5632.txt
> index 8b8903ef0800..57f40f93453e 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-alc5632.txt
> +++
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-alc5632.txt @@
> -3,10 +3,11 @@ NVIDIA Tegra audio complex
> Required properties:
> - compatible : "nvidia,tegra-audio-alc5632"
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - "pll_a" (The Tegra clock of that name),
> - "pll_a_out0" (The Tegra clock of that name),
> - "mclk" (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> + - pll_a
> + - pll_a_out0
> + - mclk (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> - nvidia,model : The user-visible name of this sound complex.
> - nvidia,audio-routing : A list of the connections between audio
> components. Each entry is a pair of strings, the first being the
> connection's sink, diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-rt5640.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-rt5640.txt
> index dc6224994d69..7788808dcd0b 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-rt5640.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-rt5640.txt
> @@ -3,10 +3,11 @@ NVIDIA Tegra audio complex, with RT5640 CODEC
> Required properties:
> - compatible : "nvidia,tegra-audio-rt5640"
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - "pll_a" (The Tegra clock of that name),
> - "pll_a_out0" (The Tegra clock of that name),
> - "mclk" (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> + - pll_a
> + - pll_a_out0
> + - mclk (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> - nvidia,model : The user-visible name of this sound complex.
> - nvidia,audio-routing : A list of the connections between audio
> components. Each entry is a pair of strings, the first being the
> connection's sink, diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8753.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8753.txt
> index aab6ce0ad2fc..96f6a57dd6b4 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8753.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8753.txt
> @@ -3,10 +3,11 @@ NVIDIA Tegra audio complex
> Required properties:
> - compatible : "nvidia,tegra-audio-wm8753"
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - "pll_a" (The Tegra clock of that name),
> - "pll_a_out0" (The Tegra clock of that name),
> - "mclk" (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> + - pll_a
> + - pll_a_out0
> + - mclk (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> - nvidia,model : The user-visible name of this sound complex.
> - nvidia,audio-routing : A list of the connections between audio
> components. Each entry is a pair of strings, the first being the
> connection's sink, diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8903.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8903.txt
> index 4b44dfb6ca0d..b795d282818d 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8903.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm8903.txt
> @@ -3,10 +3,11 @@ NVIDIA Tegra audio complex
> Required properties:
> - compatible : "nvidia,tegra-audio-wm8903"
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - "pll_a" (The Tegra clock of that name),
> - "pll_a_out0" (The Tegra clock of that name),
> - "mclk" (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> + - pll_a
> + - pll_a_out0
> + - mclk (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> - nvidia,model : The user-visible name of this sound complex.
> - nvidia,audio-routing : A list of the connections between audio
> components. Each entry is a pair of strings, the first being the
> connection's sink, diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm9712.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm9712.txt
> index ad589b163639..436f6cd9d07c 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm9712.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra-audio-wm9712.txt
> @@ -3,10 +3,11 @@ NVIDIA Tegra audio complex
> Required properties:
> - compatible : "nvidia,tegra-audio-wm9712"
> - clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - "pll_a" (The Tegra clock of that name),
> - "pll_a_out0" (The Tegra clock of that name),
> - "mclk" (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> + - pll_a
> + - pll_a_out0
> + - mclk (The Tegra cdev1/extern1 clock, which feeds the CODEC's mclk)
> - nvidia,model : The user-visible name of this sound complex.
> - nvidia,audio-routing : A list of the connections between audio
> components. Each entry is a pair of strings, the first being the
> connection's sink, diff --git
> a/Documentation/devicetree/bindings/sound/nvidia,tegra20-ac97.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra20-ac97.txt index
> c1454979c1ef..37f4ebf5b184 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra20-ac97.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra20-ac97.txt
> @@ -4,12 +4,15 @@ Required properties:
> - compatible : "nvidia,tegra20-ac97"
> - reg : Should contain AC97 controller registers location and length
> - interrupts : Should contain AC97 interrupt
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for the AC97 controller
> - nvidia,codec-reset-gpio : The Tegra GPIO controller's phandle and the
> number of the GPIO used to reset the external AC97 codec
> - nvidia,codec-sync-gpio : The Tegra GPIO controller's phandle and the
> number of the GPIO corresponding with the AC97 DAP _FS line
> +
> Example:
>
> ac97 at 70002000 {
> @@ -19,4 +22,5 @@ ac97 at 70002000 {
> nvidia,dma-request-selector = <&apbdma 12>;
> nvidia,codec-reset-gpio = <&gpio 170 0>;
> nvidia,codec-sync-gpio = <&gpio 120 0>;
> + clocks = <&tegra_car 3>;
> };
> diff --git a/Documentation/devicetree/bindings/sound/nvidia,tegra20-i2s.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra20-i2s.txt index
> 0df2b5c816e3..ba0c9452916d 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra20-i2s.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra20-i2s.txt
> @@ -4,6 +4,8 @@ Required properties:
> - compatible : "nvidia,tegra20-i2s"
> - reg : Should contain I2S registers location and length
> - interrupts : Should contain I2S interrupt
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for this I2S controller
>
> @@ -14,4 +16,5 @@ i2s at 70002800 {
> reg = <0x70002800 0x200>;
> interrupts = < 45 >;
> nvidia,dma-request-selector = < &apbdma 2 >;
> + clocks = <&tegra_car 11>;
> };
> diff --git a/Documentation/devicetree/bindings/sound/nvidia,tegra30-ahub.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra30-ahub.txt index
> 0e5c12c66523..7299eeadd588 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra30-ahub.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra30-ahub.txt
> @@ -12,11 +12,24 @@ Required properties:
> If a single entry is present, the request selectors for the channels are
> assumed to be contiguous, and increment from this value.
> If multiple values are given, one value must be given per channel.
> -- clocks : Must contain an entry for each required entry in clock-names.
> +- clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> - clock-names : Must include the following entries:
> - - Tegra30: Requires d_audio, apbif, i2s0, i2s1, i2s2, i2s3, i2s4, dam0,
> - dam1, dam2, spdif_in.
> - - Tegra114: Additionally requires amx, adx.
> + Tegra30 and later:
> + - d_audio
> + - apbif
> + - i2s0
> + - i2s1
> + - i2s2
> + - i2s3
> + - i2s4
> + - dam0
> + - dam1
> + - dam2
> + - spdif_in
> + Tegra114 and later additionally require:
> + - amx
> + - adx
> - ranges : The bus address mapping for the configlink register bus.
> Can be empty since the mapping is 1:1.
> - #address-cells : For the configlink bus. Should be <1>;
> diff --git a/Documentation/devicetree/bindings/sound/nvidia,tegra30-i2s.txt
> b/Documentation/devicetree/bindings/sound/nvidia,tegra30-i2s.txt index
> dfa6c037124a..7a3112bc135c 100644
> --- a/Documentation/devicetree/bindings/sound/nvidia,tegra30-i2s.txt
> +++ b/Documentation/devicetree/bindings/sound/nvidia,tegra30-i2s.txt
> @@ -3,13 +3,16 @@ NVIDIA Tegra30 I2S controller
> Required properties:
> - compatible : "nvidia,tegra30-i2s"
> - reg : Should contain I2S registers location and length
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
> - nvidia,ahub-cif-ids : The list of AHUB CIF IDs for this port, rx
> (playback) first, tx (capture) second. See nvidia,tegra30-ahub.txt for
> values.
>
> Example:
>
> -i2s at 70002800 {
> +i2s at 70080300 {
> compatible = "nvidia,tegra30-i2s";
> reg = <0x70080300 0x100>;
> nvidia,ahub-cif-ids = <4 4>;
> + clocks = <&tegra_car 11>;
> };
> diff --git a/Documentation/devicetree/bindings/spi/nvidia,tegra114-spi.txt
> b/Documentation/devicetree/bindings/spi/nvidia,tegra114-spi.txt index
> 91ff771c7e77..d4f2d534934b 100644
> --- a/Documentation/devicetree/bindings/spi/nvidia,tegra114-spi.txt
> +++ b/Documentation/devicetree/bindings/spi/nvidia,tegra114-spi.txt
> @@ -6,8 +6,10 @@ Required properties:
> - interrupts: Should contain SPI interrupts.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for this SPI controller.
> -- This is also require clock named "spi" as per binding document
> - Documentation/devicetree/bindings/clock/clock-bindings.txt
> +- clocks : Must contain an entry for each entry in clock-names.
> + See ../clocks/clock-bindings.txt for details.
> +- clock-names : Must include the following entries:
> + - spi
>
> Recommended properties:
> - spi-max-frequency: Definition as per
> @@ -22,5 +24,7 @@ spi at 7000d600 {
> spi-max-frequency = <25000000>;
> #address-cells = <1>;
> #size-cells = <0>;
> + clocks = <&tegra_car 44>;
> + clock-names = "spi";
> status = "disabled";
> };
> diff --git a/Documentation/devicetree/bindings/spi/nvidia,tegra20-sflash.txt
> b/Documentation/devicetree/bindings/spi/nvidia,tegra20-sflash.txt index
> 7b53da5cb75b..66e16c7f5939 100644
> --- a/Documentation/devicetree/bindings/spi/nvidia,tegra20-sflash.txt
> +++ b/Documentation/devicetree/bindings/spi/nvidia,tegra20-sflash.txt
> @@ -6,6 +6,8 @@ Required properties:
> - interrupts: Should contain SFLASH interrupts.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for this SFLASH controller.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Recommended properties:
> - spi-max-frequency: Definition as per
> @@ -21,6 +23,6 @@ spi at 7000c380 {
> spi-max-frequency = <25000000>;
> #address-cells = <1>;
> #size-cells = <0>;
> + clocks = <&tegra_car 43>;
> status = "disabled";
> };
> -
> diff --git a/Documentation/devicetree/bindings/spi/nvidia,tegra20-slink.txt
> b/Documentation/devicetree/bindings/spi/nvidia,tegra20-slink.txt index
> eefe15e3d95e..0e6e94eb2b2a 100644
> --- a/Documentation/devicetree/bindings/spi/nvidia,tegra20-slink.txt
> +++ b/Documentation/devicetree/bindings/spi/nvidia,tegra20-slink.txt
> @@ -6,6 +6,8 @@ Required properties:
> - interrupts: Should contain SLINK interrupts.
> - nvidia,dma-request-selector : The Tegra DMA controller's phandle and
> request selector for this SLINK controller.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Recommended properties:
> - spi-max-frequency: Definition as per
> @@ -21,6 +23,6 @@ spi at 7000d600 {
> spi-max-frequency = <25000000>;
> #address-cells = <1>;
> #size-cells = <0>;
> + clocks = <&tegra_car 44>;
> status = "disabled";
> };
> -
> diff --git
> a/Documentation/devicetree/bindings/timer/nvidia,tegra20-timer.txt
> b/Documentation/devicetree/bindings/timer/nvidia,tegra20-timer.txt index
> e019fdc38773..4a864bd10d3d 100644
> --- a/Documentation/devicetree/bindings/timer/nvidia,tegra20-timer.txt
> +++ b/Documentation/devicetree/bindings/timer/nvidia,tegra20-timer.txt
> @@ -8,6 +8,8 @@ Required properties:
> - compatible : should be "nvidia,tegra20-timer".
> - reg : Specifies base physical address and size of the registers.
> - interrupts : A list of 4 interrupts; one per timer channel.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Example:
>
> @@ -18,4 +20,5 @@ timer {
> 0 1 0x04
> 0 41 0x04
> 0 42 0x04>;
> + clocks = <&tegra_car 132>;
> };
> diff --git
> a/Documentation/devicetree/bindings/timer/nvidia,tegra30-timer.txt
> b/Documentation/devicetree/bindings/timer/nvidia,tegra30-timer.txt index
> 906109d4c593..b5082a1cf461 100644
> --- a/Documentation/devicetree/bindings/timer/nvidia,tegra30-timer.txt
> +++ b/Documentation/devicetree/bindings/timer/nvidia,tegra30-timer.txt
> @@ -10,6 +10,8 @@ Required properties:
> - reg : Specifies base physical address and size of the registers.
> - interrupts : A list of 6 interrupts; one per each of timer channels 1
> through 5, and one for the shared interrupt for the remaining channels.
> +- clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> timer {
> compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer";
> @@ -20,4 +22,5 @@ timer {
> 0 42 0x04
> 0 121 0x04
> 0 122 0x04>;
> + clocks = <&tegra_car 214>;
> };
> diff --git a/Documentation/devicetree/bindings/usb/nvidia,tegra20-ehci.txt
> b/Documentation/devicetree/bindings/usb/nvidia,tegra20-ehci.txt index
> df0933043a5b..b98d0bdfa248 100644
> --- a/Documentation/devicetree/bindings/usb/nvidia,tegra20-ehci.txt
> +++ b/Documentation/devicetree/bindings/usb/nvidia,tegra20-ehci.txt
> @@ -8,7 +8,8 @@ and additions :
> Required properties :
> - compatible : Should be "nvidia,tegra20-ehci".
> - nvidia,phy : phandle of the PHY that the controller is connected to.
> - - clocks : Contains a single entry which defines the USB controller's
> clock. + - clocks : Must contain one entry, for the module clock.
> + See ../clocks/clock-bindings.txt for details.
>
> Optional properties:
> - nvidia,needs-double-reset : boolean is to be set for some of the Tegra20
next prev parent reply other threads:[~2013-11-16 22:00 UTC|newest]
Thread overview: 176+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-11-15 20:53 [PATCH 00/31] ARM: tegra: use common reset and DMA bindings Stephen Warren
2013-11-15 20:53 ` [PATCH 01/31] ARM: tegra: add missing clock documentation to DT bindings Stephen Warren
2013-11-16 22:00 ` Marc Dietrich [this message]
2013-11-18 17:36 ` Stephen Warren
2013-11-29 11:49 ` Thierry Reding
2013-12-01 19:05 ` Stephen Warren
2013-12-02 8:52 ` Thierry Reding
2013-12-03 18:31 ` Stephen Warren
2013-12-04 8:48 ` Thierry Reding
2013-12-04 17:34 ` Stephen Warren
2013-12-04 19:27 ` Thierry Reding
2013-12-03 18:36 ` Stephen Warren
2013-12-04 8:49 ` Thierry Reding
2013-11-15 20:53 ` [PATCH 02/31] ARM: tegra: document reset properties in " Stephen Warren
2013-11-29 12:23 ` Thierry Reding
2013-12-01 19:06 ` Stephen Warren
2013-12-02 9:08 ` Thierry Reding
2013-12-03 18:48 ` Stephen Warren
2013-12-04 8:56 ` Thierry Reding
2013-11-15 20:53 ` [PATCH 03/31] ARM: tegra: document use of standard DMA " Stephen Warren
2013-11-29 12:29 ` Thierry Reding
2013-12-01 19:09 ` Stephen Warren
2013-12-02 9:05 ` Thierry Reding
2013-12-03 18:52 ` Stephen Warren
2013-12-04 8:56 ` Thierry Reding
2013-11-15 20:53 ` [PATCH 04/31] ARM: tegra: update DT files to add reset properties Stephen Warren
2013-11-29 13:00 ` Thierry Reding
2013-12-01 19:15 ` Stephen Warren
2013-12-02 9:01 ` Thierry Reding
2013-12-03 18:59 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 05/31] ARM: tegra: update DT files to add DMA properties Stephen Warren
2013-11-29 13:08 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 06/31] ARM: tegra: select the reset framework Stephen Warren
2013-11-29 13:10 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 07/31] clk: tegra: implement a reset driver Stephen Warren
2013-11-29 13:26 ` Thierry Reding
2013-12-03 19:07 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 08/31] pci: tegra: use reset framework Stephen Warren
2013-11-15 21:16 ` Bjorn Helgaas
2013-11-29 13:29 ` Thierry Reding
2013-11-29 13:33 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 09/31] drm/tegra: " Stephen Warren
2013-11-29 13:42 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 10/31] ARM: tegra: pass reset to tegra_powergate_sequence_power_up() Stephen Warren
2013-11-15 21:17 ` Bjorn Helgaas
2013-11-29 13:45 ` Thierry Reding
2013-11-29 13:46 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 11/31] dma: add channel request API that supports deferred probe Stephen Warren
2013-11-15 21:01 ` Dan Williams
2013-11-15 21:05 ` Dan Williams
2013-11-18 9:18 ` Shevchenko, Andriy
2013-11-18 17:42 ` Stephen Warren
2013-11-19 12:00 ` Andy Shevchenko
2013-11-19 17:15 ` Stephen Warren
2013-11-19 23:37 ` Dan Williams
2013-11-20 0:09 ` Stephen Warren
2013-11-20 0:38 ` Dan Williams
2013-11-20 18:24 ` Stephen Warren
2013-11-20 19:15 ` Dan Williams
2013-11-20 19:22 ` Stephen Warren
2013-11-20 20:23 ` Williams, Dan J
2013-11-20 21:24 ` Stephen Warren
2013-11-21 3:22 ` Dan Williams
2013-11-21 9:13 ` Andy Shevchenko
2013-11-21 18:22 ` Stephen Warren
2013-11-22 6:54 ` Dan Williams
2013-11-22 17:34 ` Stephen Warren
2013-11-22 18:04 ` Dan Williams
2013-11-22 18:10 ` Stephen Warren
2013-11-22 19:49 ` Dan Williams
2013-11-22 19:53 ` Stephen Warren
2013-11-22 20:46 ` Dan Williams
2013-11-22 21:50 ` Stephen Warren
2013-11-22 23:13 ` Dan Williams
2013-11-22 23:45 ` Stephen Warren
2013-11-23 0:40 ` Russell King - ARM Linux
2013-11-23 0:34 ` Russell King - ARM Linux
2013-11-25 17:26 ` Stephen Warren
2013-11-25 17:45 ` Dan Williams
2013-11-25 18:00 ` Russell King - ARM Linux
2013-11-25 18:07 ` Stephen Warren
2013-11-25 18:42 ` Dan Williams
2013-11-25 19:00 ` Stephen Warren
2013-11-25 19:28 ` Dan Williams
2013-11-25 19:30 ` Stephen Warren
2013-11-25 19:45 ` Dan Williams
2013-11-25 19:47 ` Stephen Warren
2013-11-25 19:09 ` Russell King - ARM Linux
2013-11-25 17:53 ` Russell King - ARM Linux
2013-11-25 17:57 ` Stephen Warren
2013-11-25 20:28 ` Gerhard Sittig
2013-11-25 20:52 ` Russell King - ARM Linux
2013-11-28 21:20 ` NULL clock items (was: [PATCH 11/31] dma: add channel request API that supports deferred probe) Gerhard Sittig
2013-11-22 23:45 ` [PATCH 11/31] dma: add channel request API that supports deferred probe Dan Williams
2013-11-23 0:17 ` Stephen Warren
2013-11-23 0:37 ` Dan Williams
2013-11-15 23:08 ` Stephen Warren
2013-11-22 23:50 ` Dan Williams
2013-11-23 0:05 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 12/31] dma: tegra: use reset framework Stephen Warren
2013-11-25 22:11 ` Stephen Warren
2013-11-29 13:47 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 13/31] dma: tegra: register as an OF DMA controller Stephen Warren
2013-11-20 15:28 ` Arnd Bergmann
2013-11-20 18:22 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 14/31] ASoC: dmaengine: support deferred probe for DMA channels Stephen Warren
2013-11-16 9:29 ` Mark Brown
2013-11-16 10:49 ` [alsa-devel] " Lars-Peter Clausen
2013-11-18 17:59 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 15/31] ASoC: dmaengine: add custom DMA config to snd_dmaengine_pcm_config Stephen Warren
2013-11-16 9:44 ` Mark Brown
2013-11-18 18:45 ` Stephen Warren
2013-11-19 9:35 ` Mark Brown
2013-11-16 10:43 ` [alsa-devel] " Lars-Peter Clausen
2013-11-15 20:54 ` [PATCH 16/31] ASoC: tegra: use reset framework Stephen Warren
2013-11-16 9:55 ` Mark Brown
2013-11-18 17:21 ` Stephen Warren
2013-11-18 18:37 ` Mark Brown
2013-11-25 21:56 ` Stephen Warren
2013-11-26 13:14 ` Mark Brown
2013-11-26 16:31 ` Stephen Warren
2013-11-26 18:37 ` Mark Brown
2013-11-26 18:45 ` Stephen Warren
2013-11-15 20:54 ` [PATCH 17/31] ASoC: tegra: call pm_runtime APIs around register accesses Stephen Warren
2013-11-16 10:02 ` Mark Brown
2013-11-18 17:25 ` Stephen Warren
2013-11-18 18:39 ` Mark Brown
2013-11-18 22:38 ` Stephen Warren
2013-11-19 9:53 ` Mark Brown
2013-11-15 20:54 ` [PATCH 18/31] ASoC: tegra: allocate AHUB FIFO during probe() not startup() Stephen Warren
2013-11-16 10:04 ` Mark Brown
2013-11-29 14:40 ` Thierry Reding
2013-12-03 19:55 ` Stephen Warren
2013-12-04 9:00 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 19/31] ASoC: tegra: convert to standard DMA DT bindings Stephen Warren
2013-11-16 10:05 ` Mark Brown
2013-11-15 20:54 ` [PATCH 20/31] i2c: tegra: use reset framework Stephen Warren
2013-11-15 22:20 ` Wolfram Sang
2013-11-29 14:46 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 21/31] staging: nvec: " Stephen Warren
2013-11-16 22:33 ` Marc Dietrich
2013-11-19 23:23 ` Greg Kroah-Hartman
2013-11-29 14:47 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 22/31] spi: tegra: " Stephen Warren
2013-11-16 10:07 ` Mark Brown
2013-11-29 14:48 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 23/31] spi: tegra: convert to standard DMA DT bindings Stephen Warren
2013-11-16 10:14 ` Mark Brown
2013-11-18 17:30 ` Stephen Warren
2013-11-18 18:41 ` Mark Brown
2013-11-15 20:54 ` [PATCH 24/31] serial: tegra: use reset framework Stephen Warren
2013-11-19 23:24 ` Greg Kroah-Hartman
2013-11-29 14:49 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 25/31] serial: tegra: convert to standard DMA DT bindings Stephen Warren
2013-11-19 23:23 ` Greg Kroah-Hartman
2013-11-15 20:54 ` [PATCH 26/31] Input: tegra-kbc - use reset framework Stephen Warren
2013-11-19 21:17 ` Dmitry Torokhov
2013-11-29 14:50 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 27/31] USB: EHCI: tegra: " Stephen Warren
2013-11-16 18:12 ` Alan Stern
2013-11-19 23:24 ` Greg Kroah-Hartman
2013-11-29 14:51 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 28/31] ARM: tegra: remove legacy clock entries from DT Stephen Warren
2013-11-29 14:53 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 29/31] ARM: tegra: remove legacy DMA " Stephen Warren
2013-11-29 14:53 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 30/31] clk: tegra: remove legacy reset APIs Stephen Warren
2013-11-29 14:55 ` Thierry Reding
2013-11-15 20:54 ` [PATCH 31/31] clk: tegra: remove bogus PCIE_XCLK Stephen Warren
2013-11-29 14:56 ` Thierry Reding
2013-11-18 8:24 ` [PATCH 00/31] ARM: tegra: use common reset and DMA bindings Terje Bergström
2013-11-20 15:37 ` Arnd Bergmann
2013-11-20 16:45 ` Stephen Warren
2013-11-20 17:03 ` Arnd Bergmann
2013-11-20 17:23 ` Stephen Warren
2013-12-12 0:11 ` Stephen Warren
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=9892703.gTmEHyqaYb@ax5200p \
--to=marvin24@gmx.de \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).