From: santosh.shilimkar@ti.com (Shilimkar, Santosh)
To: linux-arm-kernel@lists.infradead.org
Subject: [PATCH] ARM: smp_twd: make sure timer is stopped before registering it
Date: Fri, 23 Dec 2011 16:10:34 +0530 [thread overview]
Message-ID: <CAMQu2gzYEv3w9yqkDn--dDSbknCQjor4JrPTx_GOw2DvDOSonQ@mail.gmail.com> (raw)
In-Reply-To: <4EF45A56.6070506@arm.com>
On Fri, Dec 23, 2011 at 4:09 PM, Marc Zyngier <marc.zyngier@arm.com> wrote:
> On 23/12/11 06:41, Shilimkar, Santosh wrote:
>> On Thu, Dec 22, 2011 at 8:01 PM, Marc Zyngier <marc.zyngier@arm.com> wrote:
>>> On secondary CPUs, the Timer Control Register is not reset
>>> to a sane value before the timer is registered, and the TRM
>>> doesn't seem to indicate any reset value either. In some cases,
>>> the kernel will take an interrupt too early, depending on what
>>> junk was present in the registers at reset time.
>>>
>>> The fix is to set the Timer Control Register to 0 before
>>> registering the clock_event_device and enabling the interrupt.
>>>
>>> Problem seen on VE (Cortex A5) and Tegra.
>>>
>>> Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
>>> ---
>>> ?arch/arm/kernel/smp_twd.c | ? ?2 ++
>>> ?1 files changed, 2 insertions(+), 0 deletions(-)
>>>
>>> diff --git a/arch/arm/kernel/smp_twd.c b/arch/arm/kernel/smp_twd.c
>>> index a8a6682..2442bbb 100644
>>> --- a/arch/arm/kernel/smp_twd.c
>>> +++ b/arch/arm/kernel/smp_twd.c
>>> @@ -167,6 +167,8 @@ void __cpuinit twd_timer_setup(struct clock_event_device *clk)
>>>
>>> ? ? ? ?twd_calibrate_rate();
>>>
>>> + ? ? ? __raw_writel(0, twd_base + TWD_TIMER_CONTROL);
>>> +
>> Is it because of junk value in register or something programmed as part of the
>> calibrate function. I suspect it might be because of what's getting programmed
>> as part of calibrate function.
>
> The calibration only affects the boot CPU, and is what puts it in a
> known state (the timer is counting, but interrupts are disabled at the
> timer level, making it safe to enable interrupts at the GIC level).
>
> This problem only affects the secondary CPUs, which are in an unknown
> state when we enable the interrupt.
>
I see now. Thanks
Regards
Santosh
prev parent reply other threads:[~2011-12-23 10:40 UTC|newest]
Thread overview: 4+ messages / expand[flat|nested] mbox.gz Atom feed top
2011-12-22 14:31 [PATCH] ARM: smp_twd: make sure timer is stopped before registering it Marc Zyngier
2011-12-23 6:41 ` Shilimkar, Santosh
2011-12-23 10:39 ` Marc Zyngier
2011-12-23 10:40 ` Shilimkar, Santosh [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=CAMQu2gzYEv3w9yqkDn--dDSbknCQjor4JrPTx_GOw2DvDOSonQ@mail.gmail.com \
--to=santosh.shilimkar@ti.com \
--cc=linux-arm-kernel@lists.infradead.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).