From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 4867ECCFA1A for ; Wed, 12 Nov 2025 08:30:51 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender:List-Subscribe:List-Help :List-Post:List-Archive:List-Unsubscribe:List-Id:In-Reply-To:References:To: From:Subject:Cc:Message-Id:Date:Content-Type:Content-Transfer-Encoding: Mime-Version:Reply-To:Content-ID:Content-Description:Resent-Date:Resent-From: Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=g5x08jGt52UM8WSsG9ya+V4RgsZN+VKoptwBF5ItOqA=; b=DlyB1HLqNyeSmWO6hShX2gE5+r vFpdAziOyaXdV+FBQU9g+3GoPwlySHvkOoevxhjeGhjzTj9gUFZE8PohlusVOgO5x/L1lxGRHdSnt oaJxDByVBvSb6r4UFBjLvB0zLJ4feRa83+4WTIwSaZtJQpUS24eQk/kA1AzTB8bgwq0TTzPh0m+N4 fGisfljXWMglJNdWSgJQ2/dwb16ZVRTTDMpPeYqav/oLJMp5nNBMlSWIXXh4USe9HxmIo7oB5eyim HIzm2gggXhbhbVYmboTh56KHP0b4jZJOMOGDUp9UPQON7F/wyy88w0+r4cWUo54GfpCyttAtQ9PHv JVOn8GGw==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.98.2 #2 (Red Hat Linux)) id 1vJ6FT-00000008LvE-0bbt; Wed, 12 Nov 2025 08:30:40 +0000 Received: from out-170.mta0.migadu.com ([2001:41d0:1004:224b::aa]) by bombadil.infradead.org with esmtps (Exim 4.98.2 #2 (Red Hat Linux)) id 1vJ6FQ-00000008LtQ-27ic for linux-arm-kernel@lists.infradead.org; Wed, 12 Nov 2025 08:30:38 +0000 Mime-Version: 1.0 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=cknow-tech.com; s=key1; t=1762936223; h=from:from:reply-to:subject:subject:date:date:message-id:message-id: to:to:cc:cc:mime-version:mime-version:content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=g5x08jGt52UM8WSsG9ya+V4RgsZN+VKoptwBF5ItOqA=; b=R3lDZxN7sT6NE/Y5oVWLcfzs0503DA2ed4Jc0iohPyN+1aH3pcIqAC3kJUsjoomKtgi40u /CnJ3pRC1UlI9ViRoh5UhzQ1gIcaxQQoY/pDDeB2U56h0Y8hXonrwJQmSw9Xryn48245i2 EUdyuSWN7FgwmD6HvyL3u/IsnlyxebpTtkRNfIlg7Szj7IflSNLjv3Ohitz0beKBhjp/NE QzRwavsPrhuFpy9JkVkBd3Tsyfq22XmGxSVjwlDclG9LPzTiw1BuZAC04sYeKfdp0DVaBC L0fG6rnOZfI3Qsl8qwBzBRotjPq03L5bEuiU7vgcNSVQdzXLyHbJ85RXNLFBnQ== Content-Transfer-Encoding: quoted-printable Content-Type: text/plain; charset=UTF-8 Date: Wed, 12 Nov 2025 09:30:19 +0100 Message-Id: Cc: "Manivannan Sadhasivam" , "Lorenzo Pieralisi" , =?utf-8?q?Krzysztof_Wilczy=C5=84ski?= , "Rob Herring" , "Heiko Stuebner" , "Kever Yang" , "Simon Xue" , "Damien Le Moal" , "Dragan Simic" , "FUKAUMI Naoki" , "Diederik de Haas" , "Richard Zhu" , "Frank Li" , "Lucas Stach" , "Shawn Guo" , "Sascha Hauer" , "Fabio Estevam" , "Conor Dooley" , "Krzysztof Kozlowski" , "Thierry Reding" , "Jonathan Hunter" , "Hans Zhang" , , , , , , "Bjorn Helgaas" Subject: Re: [PATCH 3/4] PCI: dw-rockchip: Configure L1sub support X-Report-Abuse: Please report any abuse attempt to abuse@migadu.com and include these headers. From: "Diederik de Haas" To: "Bjorn Helgaas" , "Niklas Cassel" , "Shawn Lin" References: <20251111221621.2208606-1-helgaas@kernel.org> <20251111221621.2208606-4-helgaas@kernel.org> In-Reply-To: <20251111221621.2208606-4-helgaas@kernel.org> X-Migadu-Flow: FLOW_OUT X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20251112_003036_823170_80A22231 X-CRM114-Status: GOOD ( 23.84 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Tue Nov 11, 2025 at 11:16 PM CET, Bjorn Helgaas wrote: > From: Shawn Lin > > L1 PM Substates for RC mode require support in the dw-rockchip driver > including proper handling of the CLKREQ# sideband signal. It is mostly > handled by hardware, but software still needs to set the clkreq fields > in the PCIE_CLIENT_POWER_CON register to match the hardware implementatio= n. > > For more details, see section '18.6.6.4 L1 Substate' in the RK3658 TRM 1.= 1 s/RK3658/RK3568/ Sorry, Diederik > Part 2, or section '11.6.6.4 L1 Substate' in the RK3588 TRM 1.0 Part2. > > Meanwhile, for the EP mode, we haven't prepared enough to actually suppor= t > L1 PM Substates yet. So disable it now until proper support is added late= r. > > Signed-off-by: Shawn Lin > [bhelgaas: set pci->l1ss_support so DWC core preserves L1SS Capability bi= ts; > drop corresponding code here] > Signed-off-by: Bjorn Helgaas > Link: https://patch.msgid.link/1761187883-150120-1-git-send-email-shawn.l= in@rock-chips.com > --- > drivers/pci/controller/dwc/pcie-dw-rockchip.c | 38 +++++++++++++++++++ > 1 file changed, 38 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pcie-dw-rockchip.c b/drivers/pci/= controller/dwc/pcie-dw-rockchip.c > index 3e2752c7dd09..62a095752833 100644 > --- a/drivers/pci/controller/dwc/pcie-dw-rockchip.c > +++ b/drivers/pci/controller/dwc/pcie-dw-rockchip.c > @@ -62,6 +62,12 @@ > /* Interrupt Mask Register Related to Miscellaneous Operation */ > #define PCIE_CLIENT_INTR_MASK_MISC 0x24 > =20 > +/* Power Management Control Register */ > +#define PCIE_CLIENT_POWER_CON 0x2c > +#define PCIE_CLKREQ_READY FIELD_PREP_WM16(BIT(0), 1) > +#define PCIE_CLKREQ_NOT_READY FIELD_PREP_WM16(BIT(0), 0) > +#define PCIE_CLKREQ_PULL_DOWN FIELD_PREP_WM16(GENMASK(13, 12), 1) > + > /* Hot Reset Control Register */ > #define PCIE_CLIENT_HOT_RESET_CTRL 0x180 > #define PCIE_LTSSM_APP_DLY2_EN BIT(1) > @@ -85,6 +91,7 @@ struct rockchip_pcie { > struct regulator *vpcie3v3; > struct irq_domain *irq_domain; > const struct rockchip_pcie_of_data *data; > + bool supports_clkreq; > }; > =20 > struct rockchip_pcie_of_data { > @@ -200,6 +207,32 @@ static bool rockchip_pcie_link_up(struct dw_pcie *pc= i) > return FIELD_GET(PCIE_LINKUP_MASK, val) =3D=3D PCIE_LINKUP; > } > =20 > +/* > + * See e.g. section '11.6.6.4 L1 Substate' in the RK3588 TRM V1.0 for th= e steps > + * needed to support L1 substates. Currently, just enable L1 substates f= or RC > + * mode if CLKREQ# is properly connected and supports-clkreq is present = in DT. > + * For EP mode, there are more things should be done to actually save po= wer in > + * L1 substates, so disable L1 substates until there is proper support. > + */ > +static void rockchip_pcie_configure_l1sub(struct dw_pcie *pci) > +{ > + struct rockchip_pcie *rockchip =3D to_rockchip_pcie(pci); > + > + /* Enable L1 substates if CLKREQ# is properly connected */ > + if (rockchip->supports_clkreq && > + rockchip->data->mode =3D=3D DW_PCIE_RC_TYPE ) { > + rockchip_pcie_writel_apb(rockchip, PCIE_CLKREQ_READY, > + PCIE_CLIENT_POWER_CON); > + pci->l1ss_support =3D true; > + return; > + } > + > + /* Otherwise, pull down CLKREQ# */ > + rockchip_pcie_writel_apb(rockchip, > + PCIE_CLKREQ_PULL_DOWN | PCIE_CLKREQ_NOT_READY, > + PCIE_CLIENT_POWER_CON); > +} > + > static void rockchip_pcie_enable_l0s(struct dw_pcie *pci) > { > u32 cap, lnkcap; > @@ -264,6 +297,7 @@ static int rockchip_pcie_host_init(struct dw_pcie_rp = *pp) > irq_set_chained_handler_and_data(irq, rockchip_pcie_intx_handler, > rockchip); > =20 > + rockchip_pcie_configure_l1sub(pci); > rockchip_pcie_enable_l0s(pci); > =20 > return 0; > @@ -301,6 +335,7 @@ static void rockchip_pcie_ep_init(struct dw_pcie_ep *= ep) > struct dw_pcie *pci =3D to_dw_pcie_from_ep(ep); > enum pci_barno bar; > =20 > + rockchip_pcie_configure_l1sub(pci); > rockchip_pcie_enable_l0s(pci); > rockchip_pcie_ep_hide_broken_ats_cap_rk3588(ep); > =20 > @@ -412,6 +447,9 @@ static int rockchip_pcie_resource_get(struct platform= _device *pdev, > return dev_err_probe(&pdev->dev, PTR_ERR(rockchip->rst), > "failed to get reset lines\n"); > =20 > + rockchip->supports_clkreq =3D of_property_read_bool(pdev->dev.of_node, > + "supports-clkreq"); > + > return 0; > } > =20