From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-14.1 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_ADSP_CUSTOM_MED,DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_CR_TRAILER,INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id D7B21C432BE for ; Wed, 1 Sep 2021 21:31:19 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id AA3F560FDC for ; Wed, 1 Sep 2021 21:31:19 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org AA3F560FDC Authentication-Results: mail.kernel.org; dmarc=fail (p=reject dis=none) header.from=google.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:References: Message-ID:Subject:Cc:To:From:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=FblG3a6Y746ASXdCr4VHzdIuYdJSW26/y1d88rzXvEY=; b=HR97z+m+xy1BWK IQGzcH4gND4v9CFkczgQq0s0XoLKxbG4a7oVGZUGPlpYtBKnQXl2TTHdIxoWtlCoQcYJEmGOVDWEm 9xHunOC7qbhmK7CYha2OjWFq1zXkWn1B15thJlIzBxgisz2sWxWMGowY/t9Qz2Ps4Vl0a//oIT3jR v7PaBR4hsdnBApGK7fLhSWg5d4zDg2angwKCKOK6cu1TKSkrTVXWyTfJTuR4ffCnDnqBCJ7XNii9v vG/hUDomhrdxAF2IttOncmj1LIu7d2b6+leCEoBEJFdsiFU28fJfvTUsl3jPGC8pwLxAT2wwSW2qF ws3BA/JAG23Oc120w2dA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1mLXmj-007X5S-TI; Wed, 01 Sep 2021 21:28:42 +0000 Received: from mail-il1-x12e.google.com ([2607:f8b0:4864:20::12e]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1mLXmb-007X3d-CO for linux-arm-kernel@lists.infradead.org; Wed, 01 Sep 2021 21:28:34 +0000 Received: by mail-il1-x12e.google.com with SMTP id u7so727383ilk.7 for ; Wed, 01 Sep 2021 14:28:33 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=3+fQjcpnHNJkqOcBZgMNk/OB4ownjP+XnDHYqaehO9M=; b=B7N1+QDUbmAfLhhac7/CGzREYbLmaoWc2UO3Uwmy+f8N/Tf61TlXo0vB1T3IdPludk wssgaP7caejDQvt9MIh2u18lv5UelfS+beMnCiaRISTiUV/mDFka9UC/Z+oEXM3LmahT Kl3e8+8LI7SDihRD8M47czPSScJ3e7pDYvJFqmuFsaZy8vherdtKtNnBydHONNsAr93U H5PtAQieR0RlLOSVqno4mYeT2S/Ew9TdOTO6pXS/MIdqt2tSaBtsO/L7TQ5r8QeItLZa iN2aw+Ib2M8/mMMqv3UG6CyVgvLC3eFZrLDf7dNPxP/Uk5lkpr9HMp9w2dWC5MSErVgX p71Q== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=3+fQjcpnHNJkqOcBZgMNk/OB4ownjP+XnDHYqaehO9M=; b=Frkp+yBsZneAG+Y+rUv6vhWvlj0e2LCkr3EytYRF30QFPlPFAUS6Go7qVFbiP0pZHi YMTQDcHEqal2ftvRDYdxHjouc4o7wAzzoJBPXZ2T4FTi0vj0GXEFD+rwk8lZmho/vPS4 +4bKaErqvKICBtN89qxZfoh31h0vRVXo21nRPw78V1ilrp2ORiTfeS+/b7uzy7K9WXSs YhLmqs1UI8j5p34FXMBZOmpkNLe7senUaqJnKOXlVbgDrk88fVvq80KJrgMKq/G9iQR9 9r4WW5pD5kZvKqRtCst6kSBnalRM6SnFMgy7Cn//0fQM4LAr1/peqvPxZwd+dmGR6MVv rM+Q== X-Gm-Message-State: AOAM531pxnNkjpOUduPfs9nkiDriObAkm4FdwZZYSNGHRsoxFqlINyOH PZwRXZrtP6VFYMy8rDvXQEhXIQ== X-Google-Smtp-Source: ABdhPJwcjOd7yA5KEboXCvNkf3GIALGCyQJLoG6CXjyw8BUk2rI03Z+9XHa7gQw/Jp1e1Rt2HSPjcA== X-Received: by 2002:a92:8747:: with SMTP id d7mr1084202ilm.173.1630531712121; Wed, 01 Sep 2021 14:28:32 -0700 (PDT) Received: from google.com (194.225.68.34.bc.googleusercontent.com. [34.68.225.194]) by smtp.gmail.com with ESMTPSA id 7sm425362ilx.16.2021.09.01.14.28.31 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 01 Sep 2021 14:28:31 -0700 (PDT) Date: Wed, 1 Sep 2021 21:28:28 +0000 From: Oliver Upton To: Raghavendra Rao Ananta Cc: Paolo Bonzini , Marc Zyngier , James Morse , Alexandru Elisei , Suzuki K Poulose , Catalin Marinas , Will Deacon , Peter Shier , Ricardo Koller , Reiji Watanabe , Jing Zhang , linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, linux-kernel@vger.kernel.org, kvm@vger.kernel.org Subject: Re: [PATCH v3 02/12] KVM: arm64: selftests: Add write_sysreg_s and read_sysreg_s Message-ID: References: <20210901211412.4171835-1-rananta@google.com> <20210901211412.4171835-3-rananta@google.com> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <20210901211412.4171835-3-rananta@google.com> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210901_142833_490182_10514623 X-CRM114-Status: GOOD ( 23.44 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Wed, Sep 01, 2021 at 09:14:02PM +0000, Raghavendra Rao Ananta wrote: > For register names that are unsupported by the assembler or the ones > without architectural names, add the macros write_sysreg_s and > read_sysreg_s to support them. > > The functionality is derived from kvm-unit-tests and kernel's > arch/arm64/include/asm/sysreg.h. > > Signed-off-by: Raghavendra Rao Ananta Would it be possible to just include ? See tools/arch/arm64/include/asm/sysreg.h > --- > .../selftests/kvm/include/aarch64/processor.h | 61 +++++++++++++++++++ > 1 file changed, 61 insertions(+) > > diff --git a/tools/testing/selftests/kvm/include/aarch64/processor.h b/tools/testing/selftests/kvm/include/aarch64/processor.h > index 3cbaf5c1e26b..082cc97ad8d3 100644 > --- a/tools/testing/selftests/kvm/include/aarch64/processor.h > +++ b/tools/testing/selftests/kvm/include/aarch64/processor.h > @@ -118,6 +118,67 @@ void vm_install_exception_handler(struct kvm_vm *vm, > void vm_install_sync_handler(struct kvm_vm *vm, > int vector, int ec, handler_fn handler); > > +/* > + * ARMv8 ARM reserves the following encoding for system registers: > + * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", > + * C5.2, version:ARM DDI 0487A.f) > + * [20-19] : Op0 > + * [18-16] : Op1 > + * [15-12] : CRn > + * [11-8] : CRm > + * [7-5] : Op2 > + */ > +#define Op0_shift 19 > +#define Op0_mask 0x3 > +#define Op1_shift 16 > +#define Op1_mask 0x7 > +#define CRn_shift 12 > +#define CRn_mask 0xf > +#define CRm_shift 8 > +#define CRm_mask 0xf > +#define Op2_shift 5 > +#define Op2_mask 0x7 > + > +/* > + * When accessed from guests, the ARM64_SYS_REG() doesn't work since it > + * generates a different encoding for additional KVM processing, and is > + * only suitable for userspace to access the register via ioctls. > + * Hence, define a 'pure' sys_reg() here to generate the encodings as per spec. > + */ > +#define sys_reg(op0, op1, crn, crm, op2) \ > + (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ > + ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ > + ((op2) << Op2_shift)) > + > +asm( > +" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" > +" .equ .L__reg_num_x\\num, \\num\n" > +" .endr\n" > +" .equ .L__reg_num_xzr, 31\n" > +"\n" > +" .macro mrs_s, rt, sreg\n" > +" .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n" > +" .endm\n" > +"\n" > +" .macro msr_s, sreg, rt\n" > +" .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n" > +" .endm\n" > +); > + > +/* > + * read_sysreg_s() and write_sysreg_s()'s 'reg' has to be encoded via sys_reg() > + */ > +#define read_sysreg_s(reg) ({ \ > + u64 __val; \ > + asm volatile("mrs_s %0, "__stringify(reg) : "=r" (__val)); \ > + __val; \ > +}) > + > +#define write_sysreg_s(reg, val) do { \ > + u64 __val = (u64)val; \ > + asm volatile("msr_s "__stringify(reg) ", %x0" : : "rZ" (__val));\ > +} while (0) > + > #define write_sysreg(reg, val) \ > ({ \ > u64 __val = (u64)(val); \ > -- > 2.33.0.153.gba50c8fa24-goog > _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel