From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-14.1 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_ADSP_CUSTOM_MED,DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS, INCLUDES_CR_TRAILER,INCLUDES_PATCH,MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id 4A341C432BE for ; Wed, 1 Sep 2021 23:08:54 +0000 (UTC) Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 0AA8561058 for ; Wed, 1 Sep 2021 23:08:54 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.4.1 mail.kernel.org 0AA8561058 Authentication-Results: mail.kernel.org; dmarc=fail (p=reject dis=none) header.from=google.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:References: Message-ID:Subject:Cc:To:From:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=4J2OQQezMmdMgL/JgqPUso8ufkGavxFLLJR+Yqsxa4Q=; b=fzMAcCRcmkBgXr 4NnFjdFLTXJP7k46xvHbU0Nk5ChHdtTgxSKTVKPNbnOGcBZ6tlWZBZ6J8H6xM9oSNEw0GYeWs23sD RyndLnbLm5SM0stFnCXPw6+X+sbex/QwV/xNUTSRvKtSa58+7Rd4CF2Ib6dEiHddgUOrlUHtVt3ui A2k7vMNurt4GnPxdqqOFyQfmL9NpCRuqbjGWWTKMQpb6zl7zjsq9PT8IoLVpB1vbu5cmOlP2AwXBe hyL+jI34aohQuRT8rpYdwq7y/uzdmDXWgFlLJ9WxmKaZLAz57iAqqa7ISfhnAmOCCFyiqLYgMwLUv OA+xB7sbDLFhBfNOpxVA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1mLZJD-007p6j-UL; Wed, 01 Sep 2021 23:06:20 +0000 Received: from mail-io1-xd34.google.com ([2607:f8b0:4864:20::d34]) by bombadil.infradead.org with esmtps (Exim 4.94.2 #2 (Red Hat Linux)) id 1mLZJ9-007oyr-5C for linux-arm-kernel@lists.infradead.org; Wed, 01 Sep 2021 23:06:16 +0000 Received: by mail-io1-xd34.google.com with SMTP id n24so89322ion.10 for ; Wed, 01 Sep 2021 16:06:15 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to; bh=KZ/5nel7V3JYltMvpEGkr0qAe2nUa6A5gCoohICIk1U=; b=ptTWVvIXnmKoEScR5wfbDVKBiHVdPwwVrptmuTuhJVbPYOxgcbRhxrfw8HKuPWeWxF nE1Jc0HnWlbabWnNwP7yZlr0GuVrHwf8F5YgUdJYMrBXg6sNRyfEO6goIAh36ZaNvDy9 t8w2ap9acGNdJ3gPs8pZV8nWo5w7/w2FdyH+o7CuMi2JTCECj46yq+ycnYW0NY4fa7+d n17yv+xB5YCMuypPSsWfX8TYQC6LxhZfyCpuGd+EA5KNvVZpquWBkdZ1ClEnNw2gmfkF u/4KAtFf1oaq9WehcZSh1IFg9Jcgki6aPFOvI1zvoAzbZh0ZALQpNkkC+QhRh5j8Lu59 r+xA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to; bh=KZ/5nel7V3JYltMvpEGkr0qAe2nUa6A5gCoohICIk1U=; b=hrwMhIDMDu7uAiwPnC0/0+X73soWJHMGpyimSFg1KQZT3uFoffOBB6XUfddFguG7yt BOq9pxoIAtMweI6EQdWijVk0hmszw77+ifM0qVDnd4f3DI1gjuUesQNhYfepEQ6QbAv+ SLTeMF7N/uzUCM0pm4Xg4Jtk1sKSkeIWnx7wPFIVJ7xD1BPhuKYcwzKEmN814UbM/gZ+ U8h1X40BwPAG5jgdm+7ri8cPQKjz7y2BSkPUSvTl+lb8x7U/DTKbM6hXHsQXB0wxwe+B IZuXJQdOuLZ6cwywuMaF0J0hfbo1LBtuDQKlz0AGWvKhhQ/0nrvQMfjbE7pzgt1EwhV5 Gtiw== X-Gm-Message-State: AOAM531fc0PhuJA7QVAvUKSjjtFjTxbW5248t+IPxYNBNSrky8o/+Es3 V5jB41B7HPNAFwYulsKz8zQyIw== X-Google-Smtp-Source: ABdhPJxEM4N294HdnpgByMmrM0QXbQJiuXDih9pT6LyofjozajJsW+u0iFTBg48WKw74Eb71BROBPQ== X-Received: by 2002:a5e:db06:: with SMTP id q6mr230560iop.24.1630537574234; Wed, 01 Sep 2021 16:06:14 -0700 (PDT) Received: from google.com (194.225.68.34.bc.googleusercontent.com. [34.68.225.194]) by smtp.gmail.com with ESMTPSA id l15sm538950ilt.45.2021.09.01.16.06.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 01 Sep 2021 16:06:13 -0700 (PDT) Date: Wed, 1 Sep 2021 23:06:10 +0000 From: Oliver Upton To: Raghavendra Rao Ananta Cc: Paolo Bonzini , Marc Zyngier , James Morse , Alexandru Elisei , Suzuki K Poulose , Catalin Marinas , Will Deacon , Peter Shier , Ricardo Koller , Reiji Watanabe , Jing Zhang , linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, linux-kernel@vger.kernel.org, kvm@vger.kernel.org Subject: Re: [PATCH v3 02/12] KVM: arm64: selftests: Add write_sysreg_s and read_sysreg_s Message-ID: References: <20210901211412.4171835-1-rananta@google.com> <20210901211412.4171835-3-rananta@google.com> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210901_160615_256361_A856B05E X-CRM114-Status: GOOD ( 35.29 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Wed, Sep 01, 2021 at 03:48:40PM -0700, Raghavendra Rao Ananta wrote: > On Wed, Sep 1, 2021 at 3:08 PM Oliver Upton wrote: > > > > On Wed, Sep 01, 2021 at 09:28:28PM +0000, Oliver Upton wrote: > > > On Wed, Sep 01, 2021 at 09:14:02PM +0000, Raghavendra Rao Ananta wrote: > > > > For register names that are unsupported by the assembler or the ones > > > > without architectural names, add the macros write_sysreg_s and > > > > read_sysreg_s to support them. > > > > > > > > The functionality is derived from kvm-unit-tests and kernel's > > > > arch/arm64/include/asm/sysreg.h. > > > > > > > > Signed-off-by: Raghavendra Rao Ananta > > > > > > Would it be possible to just include ? See > > > tools/arch/arm64/include/asm/sysreg.h > > > > Geez, sorry for the noise. I mistakenly searched from the root of my > > repository, not the tools/ directory. > > > No worries :) > > > In any case, you could perhaps just drop the kernel header there just to > > use the exact same source for kernel and selftest. > > > You mean just copy/paste the entire header? There's a lot of stuff in > there which we > don't need it (yet). Right. It's mostly register definitions, which I don't think is too high of an overhead. Don't know where others stand, but I would prefer a header that is equivalent between kernel & selftests over a concise header. -- Thanks, Oliver > > Thanks, > > Oliver > > > > > > --- > > > > .../selftests/kvm/include/aarch64/processor.h | 61 +++++++++++++++++++ > > > > 1 file changed, 61 insertions(+) > > > > > > > > diff --git a/tools/testing/selftests/kvm/include/aarch64/processor.h b/tools/testing/selftests/kvm/include/aarch64/processor.h > > > > index 3cbaf5c1e26b..082cc97ad8d3 100644 > > > > --- a/tools/testing/selftests/kvm/include/aarch64/processor.h > > > > +++ b/tools/testing/selftests/kvm/include/aarch64/processor.h > > > > @@ -118,6 +118,67 @@ void vm_install_exception_handler(struct kvm_vm *vm, > > > > void vm_install_sync_handler(struct kvm_vm *vm, > > > > int vector, int ec, handler_fn handler); > > > > > > > > +/* > > > > + * ARMv8 ARM reserves the following encoding for system registers: > > > > + * (Ref: ARMv8 ARM, Section: "System instruction class encoding overview", > > > > + * C5.2, version:ARM DDI 0487A.f) > > > > + * [20-19] : Op0 > > > > + * [18-16] : Op1 > > > > + * [15-12] : CRn > > > > + * [11-8] : CRm > > > > + * [7-5] : Op2 > > > > + */ > > > > +#define Op0_shift 19 > > > > +#define Op0_mask 0x3 > > > > +#define Op1_shift 16 > > > > +#define Op1_mask 0x7 > > > > +#define CRn_shift 12 > > > > +#define CRn_mask 0xf > > > > +#define CRm_shift 8 > > > > +#define CRm_mask 0xf > > > > +#define Op2_shift 5 > > > > +#define Op2_mask 0x7 > > > > + > > > > +/* > > > > + * When accessed from guests, the ARM64_SYS_REG() doesn't work since it > > > > + * generates a different encoding for additional KVM processing, and is > > > > + * only suitable for userspace to access the register via ioctls. > > > > + * Hence, define a 'pure' sys_reg() here to generate the encodings as per spec. > > > > + */ > > > > +#define sys_reg(op0, op1, crn, crm, op2) \ > > > > + (((op0) << Op0_shift) | ((op1) << Op1_shift) | \ > > > > + ((crn) << CRn_shift) | ((crm) << CRm_shift) | \ > > > > + ((op2) << Op2_shift)) > > > > + > > > > +asm( > > > > +" .irp num,0,1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,17,18,19,20,21,22,23,24,25,26,27,28,29,30\n" > > > > +" .equ .L__reg_num_x\\num, \\num\n" > > > > +" .endr\n" > > > > +" .equ .L__reg_num_xzr, 31\n" > > > > +"\n" > > > > +" .macro mrs_s, rt, sreg\n" > > > > +" .inst 0xd5200000|(\\sreg)|(.L__reg_num_\\rt)\n" > > > > +" .endm\n" > > > > +"\n" > > > > +" .macro msr_s, sreg, rt\n" > > > > +" .inst 0xd5000000|(\\sreg)|(.L__reg_num_\\rt)\n" > > > > +" .endm\n" > > > > +); > > > > + > > > > +/* > > > > + * read_sysreg_s() and write_sysreg_s()'s 'reg' has to be encoded via sys_reg() > > > > + */ > > > > +#define read_sysreg_s(reg) ({ \ > > > > + u64 __val; \ > > > > + asm volatile("mrs_s %0, "__stringify(reg) : "=r" (__val)); \ > > > > + __val; \ > > > > +}) > > > > + > > > > +#define write_sysreg_s(reg, val) do { \ > > > > + u64 __val = (u64)val; \ > > > > + asm volatile("msr_s "__stringify(reg) ", %x0" : : "rZ" (__val));\ > > > > +} while (0) > > > > + > > > > #define write_sysreg(reg, val) \ > > > > ({ \ > > > > u64 __val = (u64)(val); \ > > > > -- > > > > 2.33.0.153.gba50c8fa24-goog > > > > _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel