From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 31990C433F5 for ; Fri, 14 Jan 2022 17:43:19 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:References: Message-ID:Subject:Cc:To:From:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=d+pp6W+4BnV9oG2AZjfNQBie/p0AimU5ViZkDRvaqns=; b=ZJtx0hES7qcIKw d53aan7S4ZnJTqti/yeA8LcCxtU8EDyvyMJVikMJb6WwKZX+Ge7GoVd1SYu4C91urpi5vJgEoib1K EYh/OobEAHGD2zj0kOgIeSFSQ3s/BKi+0svlF7VQJZkp7ct2wvGyAyjViUNJAnXUoFEUZYVpedYL/ zZdP6sEpZmWzhhMHDVbUykGsfh/WeKXYVQSsXSf9KOttdQC0TkVuG9WRjQYRFMqoIZDNtmEwIhhCC pKbkSs0jBz/nLvFYVDcSBvIuBwn/ty4qx3PrZqNcGUzfZYQPYadudZH2RtvoPSlkaeRIhpQ+De4RJ 6E6Kqj3XAzDA78C/Y5Ew==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1n8QaQ-009xIf-Vr; Fri, 14 Jan 2022 17:42:03 +0000 Received: from foss.arm.com ([217.140.110.172]) by bombadil.infradead.org with esmtp (Exim 4.94.2 #2 (Red Hat Linux)) id 1n8QaO-009xI7-5t for linux-arm-kernel@lists.infradead.org; Fri, 14 Jan 2022 17:42:01 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 235BF6D; Fri, 14 Jan 2022 09:41:57 -0800 (PST) Received: from monolith.localdoman (unknown [172.31.20.19]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 782743F766; Fri, 14 Jan 2022 09:41:54 -0800 (PST) Date: Fri, 14 Jan 2022 17:42:04 +0000 From: Alexandru Elisei To: Marc Zyngier Cc: linux-arm-kernel@lists.infradead.org, kvmarm@lists.cs.columbia.edu, kvm@vger.kernel.org, Andre Przywara , Christoffer Dall , Jintack Lim , Haibo Xu , Ganapatrao Kulkarni , James Morse , Suzuki K Poulose , kernel-team@android.com Subject: Re: [PATCH v5 11/69] KVM: arm64: nv: Add nested virt VCPU primitives for vEL2 VCPU state Message-ID: References: <20211129200150.351436-1-maz@kernel.org> <20211129200150.351436-12-maz@kernel.org> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <20211129200150.351436-12-maz@kernel.org> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20220114_094200_363380_557B8731 X-CRM114-Status: GOOD ( 25.88 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org Hi Marc, Bunch of bikeshedding regarding names below, which can be safely ignored. On Mon, Nov 29, 2021 at 08:00:52PM +0000, Marc Zyngier wrote: > From: Christoffer Dall > > When running a nested hypervisor we commonly have to figure out if > the VCPU mode is running in the context of a guest hypervisor or guest > guest, or just a normal guest. > > Add convenient primitives for this. > > Signed-off-by: Christoffer Dall > Signed-off-by: Marc Zyngier > --- > arch/arm64/include/asm/kvm_emulate.h | 55 ++++++++++++++++++++++++++++ > 1 file changed, 55 insertions(+) > > diff --git a/arch/arm64/include/asm/kvm_emulate.h b/arch/arm64/include/asm/kvm_emulate.h > index f4871e47b2d0..f4b079945d0f 100644 > --- a/arch/arm64/include/asm/kvm_emulate.h > +++ b/arch/arm64/include/asm/kvm_emulate.h > @@ -176,6 +176,61 @@ static __always_inline void vcpu_set_reg(struct kvm_vcpu *vcpu, u8 reg_num, > vcpu_gp_regs(vcpu)->regs[reg_num] = val; > } > > +static inline bool vcpu_mode_el2_ctxt(const struct kvm_cpu_context *ctxt) "The Armv8-A architecture defines a set of Exception levels, EL0 to EL3" (ARM DDI 0487G.a, page G1-5941). "AArch64 state does not support modes. Modes are a concept that is specific to AArch32 state." (ARM DDI 0487G.a, page G1-5944). Wouldn't it be better to use the same terminology as the architecture? > +{ > + unsigned long cpsr = ctxt->regs.pstate; CPSR is an AArch32 register. Why not name the variable pstate? > + > + switch (cpsr & (PSR_MODE32_BIT | PSR_MODE_MASK)) { > + case PSR_MODE_EL2h: > + case PSR_MODE_EL2t: > + return true; > + default: > + return false; > + } > +} > + > +static inline bool vcpu_mode_el2(const struct kvm_vcpu *vcpu) > +{ > + return vcpu_mode_el2_ctxt(&vcpu->arch.ctxt); > +} > + > +static inline bool __vcpu_el2_e2h_is_set(const struct kvm_cpu_context *ctxt) > +{ > + return ctxt_sys_reg(ctxt, HCR_EL2) & HCR_E2H; > +} > + > +static inline bool vcpu_el2_e2h_is_set(const struct kvm_vcpu *vcpu) > +{ > + return __vcpu_el2_e2h_is_set(&vcpu->arch.ctxt); > +} > + > +static inline bool __vcpu_el2_tge_is_set(const struct kvm_cpu_context *ctxt) > +{ > + return ctxt_sys_reg(ctxt, HCR_EL2) & HCR_TGE; > +} > + > +static inline bool vcpu_el2_tge_is_set(const struct kvm_vcpu *vcpu) This is confusing. What does the exception level have to do with the HCR_EL2.TGE bit being set? Wouldn't vcpu_hcr_tge_is_set() be better? > +{ > + return __vcpu_el2_tge_is_set(&vcpu->arch.ctxt); > +} > + > +static inline bool __is_hyp_ctxt(const struct kvm_cpu_context *ctxt) > +{ > + /* > + * We are in a hypervisor context if the vcpu mode is EL2 or > + * E2H and TGE bits are set. The latter means we are in the user space > + * of the VHE kernel. ARMv8.1 ARM describes this as 'InHost' So why not call the function vcpu_is_inhost() or something along those lines to match the architecture? Thanks, Alex > + */ > + return vcpu_mode_el2_ctxt(ctxt) || > + (__vcpu_el2_e2h_is_set(ctxt) && __vcpu_el2_tge_is_set(ctxt)) || > + WARN_ON(__vcpu_el2_tge_is_set(ctxt)); > +} > + > +static inline bool is_hyp_ctxt(const struct kvm_vcpu *vcpu) > +{ > + return __is_hyp_ctxt(&vcpu->arch.ctxt); > +} > + > /* > * The layout of SPSR for an AArch32 state is different when observed from an > * AArch64 SPSR_ELx or an AArch32 SPSR_*. This function generates the AArch32 > -- > 2.30.2 > _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel