From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from bombadil.infradead.org (bombadil.infradead.org [198.137.202.133]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id A5998C77B73 for ; Tue, 6 Jun 2023 13:31:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=bombadil.20210309; h=Sender: Content-Transfer-Encoding:Content-Type:List-Subscribe:List-Help:List-Post: List-Archive:List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:References: Message-ID:Subject:Cc:To:From:Date:Reply-To:Content-ID:Content-Description: Resent-Date:Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID: List-Owner; bh=twoBlF2FR6UApntLUxLzKfGPESqWeshgc/eJnkAVHaA=; b=z2jM6Qlz9ysJDQ K5LTtEPO8kQWH/bEh8l7k2rZBLoxwIvDOu8OVQtBT5rRnCWjeJ7znIwl4vSbWNJ+vBiDsauohA8EA z4hkbtkMihTiIPbRcuKQ/GUZp3jvZsJjeCHufuBZLxhTUC8EtMq5PWCBKxfb/OCfLe3bR8EfSzurC rmUQl2k99uBgqdwSV2Aoi8Gz4emeopykrVA8c90l1vCTfL7tbVxjl1UXHcz4yByBjOGhI3A3Jhijo bHIFrDjcj3NSyUrkPqqKMHsJ9vi1bdLK1Nd3JIUqqlq9TIOF7hk4wVTReB52n3eHIKvFXNQ5Gkrat saqPqeaRq47MzeDwT0ZA==; Received: from localhost ([::1] helo=bombadil.infradead.org) by bombadil.infradead.org with esmtp (Exim 4.96 #2 (Red Hat Linux)) id 1q6Wm9-001rWT-0U; Tue, 06 Jun 2023 13:31:05 +0000 Received: from foss.arm.com ([217.140.110.172]) by bombadil.infradead.org with esmtp (Exim 4.96 #2 (Red Hat Linux)) id 1q6Wm5-001rUd-32 for linux-arm-kernel@lists.infradead.org; Tue, 06 Jun 2023 13:31:03 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 23E552F4; Tue, 6 Jun 2023 06:31:45 -0700 (PDT) Received: from FVFF77S0Q05N.cambridge.arm.com (FVFF77S0Q05N.cambridge.arm.com [10.1.28.175]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id C73CD3F793; Tue, 6 Jun 2023 06:30:55 -0700 (PDT) Date: Tue, 6 Jun 2023 14:30:52 +0100 From: Mark Rutland To: Peter Zijlstra Cc: Jonathan Cameron , Yicong Yang , Ingo Molnar , Arnaldo Carvalho de Melo , Will Deacon , linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, gregkh@linuxfoundation.org, yangyicong@hisilicon.com, linuxarm@huawei.com, Dan Williams , Shaokun Zhang , Jiucheng Xu , Khuong Dinh , Robert Richter , Atish Patra , Anup Patel , Andy Gross , Bjorn Andersson , Frank Li , Shuai Xue , Vineet Gupta , Shawn Guo , Fenghua Yu , Dave Jiang , Wu Hao , Tom Rix , linux-fpga@vger.kernel.org, Suzuki K Poulose , Liang Kan Subject: Re: [PATCH 01/32] perf: Allow a PMU to have a parent Message-ID: References: <20230404134225.13408-1-Jonathan.Cameron@huawei.com> <20230404134225.13408-2-Jonathan.Cameron@huawei.com> <61f8e489-ae76-38d6-2da0-43cf3c17853d@huawei.com> <20230406111607.00007be5@Huawei.com> <20230406124040.GD392176@hirez.programming.kicks-ass.net> <20230406174445.0000235c@Huawei.com> <20230406194938.GB405948@hirez.programming.kicks-ass.net> <20230606131859.GC905437@hirez.programming.kicks-ass.net> MIME-Version: 1.0 Content-Disposition: inline In-Reply-To: <20230606131859.GC905437@hirez.programming.kicks-ass.net> X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20230606_063102_072268_B02DB5F9 X-CRM114-Status: GOOD ( 35.39 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.34 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 7bit Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On Tue, Jun 06, 2023 at 03:18:59PM +0200, Peter Zijlstra wrote: > On Tue, Jun 06, 2023 at 02:06:24PM +0100, Mark Rutland wrote: > > On Thu, Apr 06, 2023 at 09:49:38PM +0200, Peter Zijlstra wrote: > > > On Thu, Apr 06, 2023 at 05:44:45PM +0100, Jonathan Cameron wrote: > > > > On Thu, 6 Apr 2023 14:40:40 +0200 > > > > Peter Zijlstra wrote: > > > > > > > > > On Thu, Apr 06, 2023 at 11:16:07AM +0100, Jonathan Cameron wrote: > > > > > > > > > > > In the long run I agree it would be good. Short term there are more instances of > > > > > > struct pmu that don't have parents than those that do (even after this series). > > > > > > We need to figure out what to do about those before adding checks on it being > > > > > > set. > > > > > > > > > > Right, I don't think you've touched *any* of the x86 PMUs for example, > > > > > and getting everybody that boots an x86 kernel a warning isn't going to > > > > > go over well :-) > > > > > > > > > > > > > It was tempting :) "Warning: Parentless PMU: try a different architecture." > > > > > > Haha! > > > > > > > I'd love some inputs on what the x86 PMU devices parents should be? > > > > CPU counters in general tend to just spin out of deep in the architecture code. > > > > > > For the 'simple' ones I suppose we can use the CPU device. > > > > Uh, *which* CPU device? Do we have a container device for all CPUs? > > drivers/base/cpu.c:per_cpu(cpu_sys_devices, cpu) for whatever the core > pmu is for that cpu ? ... but the struct pmu covers several CPUs, so I don't have a single 'cpu', no? If I have a system where cpu{0,1,2} are Cortex-A53 and cpu{3,4} are Cortex-A57, I have two struct pmu instances, each associated with several CPUs. When I probe each of those I determine a cpumask for each. > > > > My overall favorite is an l2 cache related PMU that is spun up in > > > > arch/arm/kernel/irq.c init_IRQ() > > > > That's an artifact of the L2 cache controller driver getting initialized there; > > ideally we'd have a device for the L2 cache itself (which presumably should > > hang off an aggregate CPU device). > > /sys/devices/system/cpu/cpuN/cache/indexM > > has a struct device somewhere in > drivers/base/cacheinfo.c:ci_index_dev or somesuch. I guess, but I don't think the L2 cache controller (the PL310) is actually tied to that today. > > > Yeah, we're going to have a ton of them as well. Some of them are PCI > > > devices and have a clear parent, others, not so much :/ > > > > In a number of places the only thing we have is the PMU driver, and we don't > > have a driver (or device) for the HW block it's a part of. Largely that's > > interconnect PMUs; we could create container devices there. > > Dont they have a PCI device? But yeah, some are going to be a wee bit > challenging. The system might not even have PCI, so it's arguable that they should just hang off an MMIO bus (which is effectively what the platofrm bus is). Thanks, Mark. _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel