From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-15.6 required=3.0 tests=BAYES_00,DKIMWL_WL_HIGH, DKIM_SIGNED,DKIM_VALID,HEADER_FROM_DIFFERENT_DOMAINS,INCLUDES_CR_TRAILER, INCLUDES_PATCH,MAILING_LIST_MULTI,NICE_REPLY_A,SPF_HELO_NONE,SPF_PASS, URIBL_BLOCKED,USER_AGENT_SANE_1 autolearn=unavailable autolearn_force=no version=3.4.0 Received: from mail.kernel.org (mail.kernel.org [198.145.29.99]) by smtp.lore.kernel.org (Postfix) with ESMTP id BEB65C433E0 for ; Wed, 27 Jan 2021 18:31:32 +0000 (UTC) Received: from merlin.infradead.org (merlin.infradead.org [205.233.59.134]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPS id 7260764DA5 for ; Wed, 27 Jan 2021 18:31:32 +0000 (UTC) DMARC-Filter: OpenDMARC Filter v1.3.2 mail.kernel.org 7260764DA5 Authentication-Results: mail.kernel.org; dmarc=fail (p=none dis=none) header.from=arm.com Authentication-Results: mail.kernel.org; spf=none smtp.mailfrom=linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=lists.infradead.org; s=merlin.20170209; h=Sender:Content-Type: Content-Transfer-Encoding:Cc:List-Subscribe:List-Help:List-Post:List-Archive: List-Unsubscribe:List-Id:In-Reply-To:MIME-Version:Date:Message-ID:From: References:To:Subject:Reply-To:Content-ID:Content-Description:Resent-Date: Resent-From:Resent-Sender:Resent-To:Resent-Cc:Resent-Message-ID:List-Owner; bh=o7VMlHpjuLsPUXBiPMWrPPB/EQHBJAXL8ZfdK4Ya1y8=; b=kdyGQvTwvQtJuyIYl8dQKn7w8 3dsMxkrO/M4XEubKw8H7c/gHTnJi0RHT8+yoaNb+ODLbFVmoLppH7qnu4p8qmrhw2Tk22LSKNpHJU 1P6LuinFhd7L22jeGYlU+iVSTxDorBKq9Wu4h9vv1gT+PakDrmaMmkffax9cx4PoHuQzeHgudCQ6t Lin2JYMA1cGruHqT0NR5m+RZerfmOGTgP4hKhkxD2aJyqfR4m92+zeEGYudxPwwVrfgN3QZ9rFlsA F2ZxOWZs/7HMlkidA9jPEnqvbTv6vdc2pFnIGEsdkUeqfEL5PHf+6cF8M3Y90Y6znY/xf7IItwiiO rFnHKWxUg==; Received: from localhost ([::1] helo=merlin.infradead.org) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1l4pa5-0002GK-5j; Wed, 27 Jan 2021 18:30:17 +0000 Received: from foss.arm.com ([217.140.110.172]) by merlin.infradead.org with esmtp (Exim 4.92.3 #3 (Red Hat Linux)) id 1l4pa2-0002Fs-Kq for linux-arm-kernel@lists.infradead.org; Wed, 27 Jan 2021 18:30:15 +0000 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 6DB881042; Wed, 27 Jan 2021 10:30:08 -0800 (PST) Received: from [10.57.40.145] (unknown [10.57.40.145]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 176F53F68F; Wed, 27 Jan 2021 10:30:05 -0800 (PST) Subject: Re: [PATCH v2] coresight: etm4x: Handle accesses to TRCSTALLCTLR To: Mathieu Poirier References: <20210126145614.3607093-1-suzuki.poulose@arm.com> <20210127120032.3611851-1-suzuki.poulose@arm.com> <20210127174340.GA1162729@xps15> From: Suzuki K Poulose Message-ID: Date: Wed, 27 Jan 2021 18:29:59 +0000 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:78.0) Gecko/20100101 Thunderbird/78.6.1 MIME-Version: 1.0 In-Reply-To: <20210127174340.GA1162729@xps15> Content-Language: en-GB X-CRM114-Version: 20100106-BlameMichelson ( TRE 0.8.0 (BSD) ) MR-646709E3 X-CRM114-CacheID: sfid-20210127_133014_854208_1FCF74E1 X-CRM114-Status: GOOD ( 22.38 ) X-BeenThere: linux-arm-kernel@lists.infradead.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Cc: coresight@lists.linaro.org, linux-kernel@vger.kernel.org, stable@vger.kernel.org, Leo Yan , linux-arm-kernel@lists.infradead.org, Mike Leach Content-Transfer-Encoding: 7bit Content-Type: text/plain; charset="us-ascii"; Format="flowed" Sender: "linux-arm-kernel" Errors-To: linux-arm-kernel-bounces+linux-arm-kernel=archiver.kernel.org@lists.infradead.org On 1/27/21 5:43 PM, Mathieu Poirier wrote: > Good day, > > On Wed, Jan 27, 2021 at 12:00:32PM +0000, Suzuki K Poulose wrote: >> TRCSTALLCTLR register is only implemented if >> >> TRCIDR3.STALLCTL == 0b1 >> >> Make sure the driver touches the register only it is implemented. >> >> Cc: stable@vger.kernel.org >> Cc: Mathieu Poirier >> Cc: Leo Yan >> Cc: Mike Leach >> Signed-off-by: Suzuki K Poulose >> --- >> Changes since v1: >> - No change to the patch, fixed the stable email address and >> added usual reviewers. >> --- >> drivers/hwtracing/coresight/coresight-etm4x-core.c | 9 ++++++--- >> drivers/hwtracing/coresight/coresight-etm4x-sysfs.c | 3 +++ >> 2 files changed, 9 insertions(+), 3 deletions(-) >> >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-core.c b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> index b40e3c2bf818..814b49dae0c7 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-core.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-core.c >> @@ -367,7 +367,8 @@ static int etm4_enable_hw(struct etmv4_drvdata *drvdata) >> etm4x_relaxed_write32(csa, 0x0, TRCAUXCTLR); >> etm4x_relaxed_write32(csa, config->eventctrl0, TRCEVENTCTL0R); >> etm4x_relaxed_write32(csa, config->eventctrl1, TRCEVENTCTL1R); >> - etm4x_relaxed_write32(csa, config->stall_ctrl, TRCSTALLCTLR); >> + if (drvdata->stallctl) >> + etm4x_relaxed_write32(csa, config->stall_ctrl, TRCSTALLCTLR); >> etm4x_relaxed_write32(csa, config->ts_ctrl, TRCTSCTLR); >> etm4x_relaxed_write32(csa, config->syncfreq, TRCSYNCPR); >> etm4x_relaxed_write32(csa, config->ccctlr, TRCCCCTLR); >> @@ -1545,7 +1546,8 @@ static int etm4_cpu_save(struct etmv4_drvdata *drvdata) >> state->trcauxctlr = etm4x_read32(csa, TRCAUXCTLR); >> state->trceventctl0r = etm4x_read32(csa, TRCEVENTCTL0R); >> state->trceventctl1r = etm4x_read32(csa, TRCEVENTCTL1R); >> - state->trcstallctlr = etm4x_read32(csa, TRCSTALLCTLR); >> + if (drvdata->stallctl) >> + state->trcstallctlr = etm4x_read32(csa, TRCSTALLCTLR); >> state->trctsctlr = etm4x_read32(csa, TRCTSCTLR); >> state->trcsyncpr = etm4x_read32(csa, TRCSYNCPR); >> state->trcccctlr = etm4x_read32(csa, TRCCCCTLR); >> @@ -1657,7 +1659,8 @@ static void etm4_cpu_restore(struct etmv4_drvdata *drvdata) >> etm4x_relaxed_write32(csa, state->trcauxctlr, TRCAUXCTLR); >> etm4x_relaxed_write32(csa, state->trceventctl0r, TRCEVENTCTL0R); >> etm4x_relaxed_write32(csa, state->trceventctl1r, TRCEVENTCTL1R); >> - etm4x_relaxed_write32(csa, state->trcstallctlr, TRCSTALLCTLR); >> + if (drvdata->stallctl) >> + etm4x_relaxed_write32(csa, state->trcstallctlr, TRCSTALLCTLR); >> etm4x_relaxed_write32(csa, state->trctsctlr, TRCTSCTLR); >> etm4x_relaxed_write32(csa, state->trcsyncpr, TRCSYNCPR); >> etm4x_relaxed_write32(csa, state->trcccctlr, TRCCCCTLR); >> diff --git a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c >> index 1c490bcef3ad..cd9249fbf913 100644 >> --- a/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c >> +++ b/drivers/hwtracing/coresight/coresight-etm4x-sysfs.c >> @@ -296,6 +296,9 @@ static ssize_t mode_store(struct device *dev, >> if (kstrtoul(buf, 16, &val)) >> return -EINVAL; >> >> + if ((val & ETM_MODE_ISTALL_EN) && !drvdata->stallctl) >> + return -EINVAL; >> + > > We have two choices here: > > 1) Follow what is already done in this function for implementation define > options like ETM_MODE_BB, ETMv4_MODE_CTXID, ETM_MODE_RETURNSTACK and others. In > that case we would have: > > /* bit[8], Instruction stall bit */ > if ((config->mode & ETM_MODE_ISTALL_EN) && drvdata->stallctl == true)) > config->stall_ctrl |= BIT(8); > else > config->stall_ctrl &= ~BIT(8); > > 2) Return -EINVAL when something is not supported, like you have above. In that > case we'd have to enact the same behavior for all the options, which has the > potential of breaking user space. I did think about this and but now I agree 1 is better for now. I will respin. Cheers Suzuki _______________________________________________ linux-arm-kernel mailing list linux-arm-kernel@lists.infradead.org http://lists.infradead.org/mailman/listinfo/linux-arm-kernel