From: Jonathan Marek <jonathan@marek.ca>
To: Rob Herring <robh@kernel.org>
Cc: linux-arm-msm@vger.kernel.org, Andy Gross <agross@kernel.org>,
Bjorn Andersson <bjorn.andersson@linaro.org>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>,
"open list:COMMON CLK FRAMEWORK" <linux-clk@vger.kernel.org>,
"open list:OPEN FIRMWARE AND FLATTENED DEVICE TREE BINDINGS"
<devicetree@vger.kernel.org>,
open list <linux-kernel@vger.kernel.org>
Subject: Re: [RESEND PATCH v2 07/13] dt-bindings: clock: Introduce SM8250 QCOM Graphics clock bindings
Date: Thu, 2 Jul 2020 16:49:47 -0400 [thread overview]
Message-ID: <50620a20-0721-b5b7-8bc9-217536d51c29@marek.ca> (raw)
In-Reply-To: <20200702204624.GA1661017@bogus>
On 7/2/20 4:46 PM, Rob Herring wrote:
> On Mon, Jun 29, 2020 at 05:17:13PM -0400, Jonathan Marek wrote:
>> Add device tree bindings for graphics clock controller for
>> Qualcomm Technology Inc's SM8250 SoCs.
>>
>
> Looks like these 2 schemas could be a single one.
>
I agree, but there are already separate schemas for sdm845 and sc7180
gpucc (which these are a copy paste of), so should those be removed and
use the single one too?
>> Signed-off-by: Jonathan Marek <jonathan@marek.ca>
>> ---
>> .../bindings/clock/qcom,sm8250-gpucc.yaml | 74 +++++++++++++++++++
>> include/dt-bindings/clock/qcom,gpucc-sm8250.h | 40 ++++++++++
>> 2 files changed, 114 insertions(+)
>> create mode 100644 Documentation/devicetree/bindings/clock/qcom,sm8250-gpucc.yaml
>> create mode 100644 include/dt-bindings/clock/qcom,gpucc-sm8250.h
>>
>> diff --git a/Documentation/devicetree/bindings/clock/qcom,sm8250-gpucc.yaml b/Documentation/devicetree/bindings/clock/qcom,sm8250-gpucc.yaml
>> new file mode 100644
>> index 000000000000..2b9c8f97b76d
>> --- /dev/null
>> +++ b/Documentation/devicetree/bindings/clock/qcom,sm8250-gpucc.yaml
>> @@ -0,0 +1,74 @@
>> +# SPDX-License-Identifier: GPL-2.0-only
>> +%YAML 1.2
>> +---
>> +$id: http://devicetree.org/schemas/clock/qcom,sm8250-gpucc.yaml#
>> +$schema: http://devicetree.org/meta-schemas/core.yaml#
>> +
>> +title: Qualcomm Graphics Clock & Reset Controller Binding for SM8250
>> +
>> +maintainers:
>> + -
>> +
>> +description: |
>> + Qualcomm graphics clock control module which supports the clocks, resets and
>> + power domains on SM8250.
>> +
>> + See also dt-bindings/clock/qcom,gpucc-sm8250.h.
>> +
>> +properties:
>> + compatible:
>> + const: qcom,sm8250-gpucc
>> +
>> + clocks:
>> + items:
>> + - description: Board XO source
>> + - description: GPLL0 main branch source
>> + - description: GPLL0 div branch source
>> +
>> + clock-names:
>> + items:
>> + - const: bi_tcxo
>> + - const: gcc_gpu_gpll0_clk_src
>> + - const: gcc_gpu_gpll0_div_clk_src
>> +
>> + '#clock-cells':
>> + const: 1
>> +
>> + '#reset-cells':
>> + const: 1
>> +
>> + '#power-domain-cells':
>> + const: 1
>> +
>> + reg:
>> + maxItems: 1
>> +
>> +required:
>> + - compatible
>> + - reg
>> + - clocks
>> + - clock-names
>> + - '#clock-cells'
>> + - '#reset-cells'
>> + - '#power-domain-cells'
>> +
>> +additionalProperties: false
>> +
>> +examples:
>> + - |
>> + #include <dt-bindings/clock/qcom,gcc-sm8250.h>
>> + #include <dt-bindings/clock/qcom,rpmh.h>
>> + clock-controller@3d90000 {
>> + compatible = "qcom,sm8250-gpucc";
>> + reg = <0x3d90000 0x9000>;
>> + clocks = <&rpmhcc RPMH_CXO_CLK>,
>> + <&gcc GCC_GPU_GPLL0_CLK_SRC>,
>> + <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
>> + clock-names = "bi_tcxo",
>> + "gcc_gpu_gpll0_clk_src",
>> + "gcc_gpu_gpll0_div_clk_src";
>> + #clock-cells = <1>;
>> + #reset-cells = <1>;
>> + #power-domain-cells = <1>;
>> + };
>> +...
>> diff --git a/include/dt-bindings/clock/qcom,gpucc-sm8250.h b/include/dt-bindings/clock/qcom,gpucc-sm8250.h
>> new file mode 100644
>> index 000000000000..c8fe64e399fd
>> --- /dev/null
>> +++ b/include/dt-bindings/clock/qcom,gpucc-sm8250.h
>> @@ -0,0 +1,40 @@
>> +/* SPDX-License-Identifier: GPL-2.0 */
>> +/*
>> + * Copyright (c) 2017-2020, The Linux Foundation. All rights reserved.
>> + */
>> +
>> +#ifndef _DT_BINDINGS_CLK_QCOM_GPU_CC_SM8250_H
>> +#define _DT_BINDINGS_CLK_QCOM_GPU_CC_SM8250_H
>> +
>> +/* GPU_CC clock registers */
>> +#define GPU_CC_AHB_CLK 0
>> +#define GPU_CC_CRC_AHB_CLK 1
>> +#define GPU_CC_CX_APB_CLK 2
>> +#define GPU_CC_CX_GMU_CLK 3
>> +#define GPU_CC_CX_QDSS_AT_CLK 4
>> +#define GPU_CC_CX_QDSS_TRIG_CLK 5
>> +#define GPU_CC_CX_QDSS_TSCTR_CLK 6
>> +#define GPU_CC_CX_SNOC_DVM_CLK 7
>> +#define GPU_CC_CXO_AON_CLK 8
>> +#define GPU_CC_CXO_CLK 9
>> +#define GPU_CC_GMU_CLK_SRC 10
>> +#define GPU_CC_GX_GMU_CLK 11
>> +#define GPU_CC_GX_QDSS_TSCTR_CLK 12
>> +#define GPU_CC_GX_VSENSE_CLK 13
>> +#define GPU_CC_PLL1 14
>> +#define GPU_CC_SLEEP_CLK 15
>> +#define GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK 16
>> +
>> +/* GPU_CC Resets */
>> +#define GPUCC_GPU_CC_ACD_BCR 0
>> +#define GPUCC_GPU_CC_CX_BCR 1
>> +#define GPUCC_GPU_CC_GFX3D_AON_BCR 2
>> +#define GPUCC_GPU_CC_GMU_BCR 3
>> +#define GPUCC_GPU_CC_GX_BCR 4
>> +#define GPUCC_GPU_CC_XO_BCR 5
>> +
>> +/* GPU_CC GDSCRs */
>> +#define GPU_CX_GDSC 0
>> +#define GPU_GX_GDSC 1
>> +
>> +#endif
>> --
>> 2.26.1
>>
next prev parent reply other threads:[~2020-07-02 20:51 UTC|newest]
Thread overview: 25+ messages / expand[flat|nested] mbox.gz Atom feed top
2020-06-29 21:17 [RESEND PATCH v2 00/13] Enable GPU for SM8150 and SM8250 Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 01/13] clk: qcom: gcc: fix sm8150 GPU and NPU clocks Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 02/13] clk: qcom: clk-alpha-pll: remove unused/incorrect PLL_CAL_VAL Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 03/13] clk: qcom: clk-alpha-pll: same regs and ops for trion and lucid Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 04/13] clk: qcom: clk-alpha-pll: use the right PCAL_DONE value for lucid pll Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 05/13] clk: qcom: gcc: remove unnecessary vco_table from SM8150 Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 06/13] dt-bindings: clock: Introduce SM8150 QCOM Graphics clock bindings Jonathan Marek
2020-07-02 20:43 ` Rob Herring
2020-07-02 20:44 ` Rob Herring
2020-06-29 21:17 ` [RESEND PATCH v2 07/13] dt-bindings: clock: Introduce SM8250 " Jonathan Marek
2020-07-02 20:46 ` Rob Herring
2020-07-02 20:49 ` Jonathan Marek [this message]
2020-06-29 21:17 ` [RESEND PATCH v2 08/13] clk: qcom: add common gdsc_gx_do_nothing_enable for gpucc drivers Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 09/13] clk: qcom: Add graphics clock controller driver for SM8150 Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 10/13] clk: qcom: Add graphics clock controller driver for SM8250 Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 11/13] dt-bindings: power: Add missing rpmpd rpmh regulator level Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 12/13] arm64: dts: qcom: add sm8150 GPU nodes Jonathan Marek
2020-06-29 21:17 ` [RESEND PATCH v2 13/13] arm64: dts: qcom: add sm8250 " Jonathan Marek
2020-07-03 15:03 ` [RESEND PATCH v2 00/13] Enable GPU for SM8150 and SM8250 Dmitry Baryshkov
2020-07-03 15:08 ` Jonathan Marek
2020-07-03 15:14 ` Dmitry Baryshkov
2020-07-03 17:29 ` Dmitry Baryshkov
2020-07-05 21:08 ` Jonathan Marek
2020-07-06 10:28 ` Dmitry Baryshkov
2020-07-06 19:50 ` Dmitry Baryshkov
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=50620a20-0721-b5b7-8bc9-217536d51c29@marek.ca \
--to=jonathan@marek.ca \
--cc=agross@kernel.org \
--cc=bjorn.andersson@linaro.org \
--cc=devicetree@vger.kernel.org \
--cc=linux-arm-msm@vger.kernel.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=mturquette@baylibre.com \
--cc=robh@kernel.org \
--cc=sboyd@kernel.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox