From: Jeykumar Sankaran <jsanka-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org>
To: Sean Paul <sean-p7yTbzM4H96eqtR555YLDQ@public.gmane.org>
Cc: linux-arm-msm-u79uwXL29TY76Z2rM5mHXA@public.gmane.org,
abhinavk-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org,
Rob Clark <robdclark-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>,
Sean Paul <seanpaul-F7+t8E8rja9g9hUCZPvPmw@public.gmane.org>,
hoegsberg-F7+t8E8rja9g9hUCZPvPmw@public.gmane.org,
freedreno-PD4FTy7X32lNgt0PjOBp9y5qC8QIuHrW@public.gmane.org
Subject: Re: [PATCH 1/2] drm/msm: dpu: Only check flush register against pending flushes
Date: Tue, 02 Oct 2018 18:14:38 -0700 [thread overview]
Message-ID: <7ee73b3551e82df746d478a6ac02e8be@codeaurora.org> (raw)
In-Reply-To: <20181001202953.GZ72545@art_vandelay>
On 2018-10-01 13:29, Sean Paul wrote:
> On Wed, Sep 26, 2018 at 11:51:35AM -0700, Jeykumar Sankaran wrote:
>> On 2018-09-19 11:56, Sean Paul wrote:
>> > From: Sean Paul <seanpaul@chromium.org>
>> >
>> > There exists a case where a flush of a plane/dma may have been
> triggered
>> > & started from an async commit. If that plane/dma is subsequently
>> > disabled
>> > by the next commit, the flush register will continue to hold the flush
>> > bit for the disabled plane. Since the bit remains active,
>> > pending_kickoff_cnt will never decrement and we'll miss frame_done
>> > events.
>> >
>> I suppose this is the vblank in between the async commit and the next
> commit
>> (one where
>> the plane is disabled).
>>
>> If this vblank had consumed the flush bits, it means the HW
>> has read the configuration and it should have cleared bits.
>>
>> If you still see the flush bit active, it means the async commit has
> missed
>> the VBLANK boundary
>> and the HW has not yet taken the cursor configuration. So you are not
>> supposed to
>> get frame_done event.
>
> Right, we're not getting frame_done until the next frame comes in. The
> issue is
> that we get 2 commits in between vblanks, the first commit triggers the
> cursor
> for flush and the second one disables it. Unfortunately the first
> commit
> has
> already called CTL_START and made it impossible for the second commit
> to
> clear
> that flush bit (afaict).
>
> The frame_done events seem to flow properly, only being triggered once
> per
> vblank and only when a non-async commit has happened.
>
> So is there a way to clear the CTL_FLUSH register on subsequent
> commits?
> I've
> poked around some more and can't seem to figure it out.
>
We shouldn't be explicitly clearing the FLUSH register. Uncleared flush
bits
generally indicates that the config is not programmed yet. What is the
observation if there is no followup non-async commit? Are you seeing a
hang
or delay in frame_done? Eventually, the next VBLANK should pick the
configuration
and wipe off the flush register and the vblank irq handler should
trigger the event.
>>
>> Comments outside the scope of this patch: To support async and sync
> updates
>> on the same display commit thread, we should be adding more protection
> to
>> support
>> concurrency scenarios to avoid more than one ctl flushes per VBLANK
> period.
>
> Yeah, certainly easier said than done. I'm not really sure how to
> implement
> that, tbh.
>
> There's no way to know how many commits you'll have, and there's no way
> to
> delay the FLUSH until right before vblank. Do you have any ideas that I
> might be
> missing?
>
One way to freeze hw reading from CTL_FLUSH is by writing 0x1 to
CTL_FLUSH_MASK.
This guarantees no half-way programmed commit is flushed by the HW.
The other method - probably the non-conventional one - would be to
update
cursor / async commits outside the display commit thread. But ofc, we
need to make
architectural changes to the current driver to support this path.
Thanks,
Jeykumar S.
> Sean
>
>>
>> Thanks,
>> Jeykumar S.
>>
>>
>>
>> > This patch limits the check of flush_register to include only those
> bits
>> > which have been updated with the latest commit.
>> >
>> > Signed-off-by: Sean Paul <seanpaul@chromium.org>
>> > ---
>> > drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_vid.c | 2 +-
>> > 1 file changed, 1 insertion(+), 1 deletion(-)
>> >
>> > diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_vid.c
>> > b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_vid.c
>> > index 84de385a9f62..60f146f02b77 100644
>> > --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_vid.c
>> > +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_encoder_phys_vid.c
>> > @@ -331,7 +331,7 @@ static void dpu_encoder_phys_vid_vblank_irq(void
>> > *arg,
>> > int irq_idx)
>> > if (hw_ctl && hw_ctl->ops.get_flush_register)
>> > flush_register = hw_ctl->ops.get_flush_register(hw_ctl);
>> >
>> > - if (flush_register == 0)
>> > + if (!(flush_register & hw_ctl->ops.get_pending_flush(hw_ctl)))
>> > new_cnt =
>> > atomic_add_unless(&phys_enc->pending_kickoff_cnt,
>> > -1, 0);
>> > spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
>>
>> --
>> Jeykumar S
--
Jeykumar S
_______________________________________________
Freedreno mailing list
Freedreno@lists.freedesktop.org
https://lists.freedesktop.org/mailman/listinfo/freedreno
next prev parent reply other threads:[~2018-10-03 1:14 UTC|newest]
Thread overview: 11+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-09-19 18:56 [PATCH 0/2] drm/msm: dpu: Fix cursor updates Sean Paul
[not found] ` <20180919185627.206368-1-sean-p7yTbzM4H96eqtR555YLDQ@public.gmane.org>
2018-09-19 18:56 ` [PATCH 1/2] drm/msm: dpu: Only check flush register against pending flushes Sean Paul
[not found] ` <20180919185627.206368-2-sean-p7yTbzM4H96eqtR555YLDQ@public.gmane.org>
2018-09-26 18:51 ` Jeykumar Sankaran
[not found] ` <709b39ac985c0687e248710c75d16599-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org>
2018-10-01 20:29 ` Sean Paul
2018-10-03 1:14 ` Jeykumar Sankaran [this message]
[not found] ` <7ee73b3551e82df746d478a6ac02e8be-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org>
2018-10-03 15:45 ` Sean Paul
2018-09-19 18:56 ` [PATCH 2/2] drm/msm: dpu: Make legacy cursor updates asynchronous Sean Paul
[not found] ` <20180919185627.206368-3-sean-p7yTbzM4H96eqtR555YLDQ@public.gmane.org>
2018-09-26 18:56 ` Jeykumar Sankaran
[not found] ` <ac73bcb9bd81301b2a58a6eef29b3dc2-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org>
2018-10-01 20:30 ` Sean Paul
2018-10-03 1:19 ` Jeykumar Sankaran
[not found] ` <ca688d3db87e0665b0de64717c1917c6-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org>
2018-10-03 14:33 ` Sean Paul
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=7ee73b3551e82df746d478a6ac02e8be@codeaurora.org \
--to=jsanka-sgv2jx0feol9jmxxk+q4oq@public.gmane.org \
--cc=abhinavk-sgV2jX0FEOL9JmXXK+q4OQ@public.gmane.org \
--cc=freedreno-PD4FTy7X32lNgt0PjOBp9y5qC8QIuHrW@public.gmane.org \
--cc=hoegsberg-F7+t8E8rja9g9hUCZPvPmw@public.gmane.org \
--cc=linux-arm-msm-u79uwXL29TY76Z2rM5mHXA@public.gmane.org \
--cc=robdclark-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org \
--cc=sean-p7yTbzM4H96eqtR555YLDQ@public.gmane.org \
--cc=seanpaul-F7+t8E8rja9g9hUCZPvPmw@public.gmane.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).