From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 86A1C262815 for ; Tue, 11 Nov 2025 16:31:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1762878668; cv=none; b=f/wjEMtYr+gWW6EQPPu/9YuiOnugW9SdLhCWETq7w7xBdS7Gew71y9FCPh0tX19Ov+0A8xy7owaGazYhEBEpx6PNAfz+mtDcijYWit6OaS5RHsZ+IZccRf4ZnHVbPTw88afHPVQFf524Pp1ryic2H6PqXyh31OwfwXbpMVE8lG4= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1762878668; c=relaxed/simple; bh=OJVRQOjbGEHZBlcMjkrNzy8hq9YQqSg/EQiWaoSvWZg=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=hLI/7ITtZ3WYlYJeYTaaU5E9ECXMgXBNIXfQ47VItzqaZ/sLJ852e9Nq7L1rn82tpvG8F5PUMd8T5FTxph/EYQIanlPUfFAaJgspIdCkvGif1wSX5GK7VjJJCcg/V/3EB4UwXF8QbxmF8LOavgWlPpjIfNrKE0nJXZ7CHhrljAA= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=HJqm5J0U; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=SwQTtceA; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="HJqm5J0U"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="SwQTtceA" Received: from pps.filterd (m0279862.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 5ABGIde42763960 for ; Tue, 11 Nov 2025 16:31:05 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= bybkeY6YUl5SRT8XBgV3JMBrtdGGNVKGQ7cbU/fM7qs=; b=HJqm5J0UEi5a5w6c 2h2wjqqxl9Bb6xdP7WBZHOENjyQg6NAS8ZraEiQfplfJPowcHFtqCp0Wre2NBBoT cqV0GSGULoLkhibkRsrET6yst7N2pYt7ak4tT8qeaBYN1tJRPMKJvO3rswprUSNk oJW+ldLEo26WFG+tl+7dDHNkChqJMWVreWbj8PYjXnUZjNrYJuFFy6LBHSka8qF2 GdSzT/ZHRE7aGSCZYdCTS2lXRBcC4wrLY4vjsosnF6IxBCBTCzT5lvplt2IDM78/ qQU8t14bNB3+S19tMUWIaTKJ9D4O5mUcikbxYrpAgaLRk8zATxQHRjXKIIk2Myn/ lPQsSQ== Received: from mail-pj1-f72.google.com (mail-pj1-f72.google.com [209.85.216.72]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4ac8j5012g-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Tue, 11 Nov 2025 16:31:05 +0000 (GMT) Received: by mail-pj1-f72.google.com with SMTP id 98e67ed59e1d1-3436e9e3569so7657984a91.2 for ; Tue, 11 Nov 2025 08:31:05 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1762878665; x=1763483465; darn=vger.kernel.org; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=bybkeY6YUl5SRT8XBgV3JMBrtdGGNVKGQ7cbU/fM7qs=; b=SwQTtceA68YbH4Ptn5o3yFDPaKptnahdVEdosDKaxRPHNlZxCh+dYa5gedbYwCpDXq t38KfxhkHabqxQiul5dIJpv0qxQTYM0x1dHNVuy9AjXLZDNED/bPeE3JB1hgTDmC4cTZ xyK1hmSInSHx+qdRUJCku6tHSaNo5lv48XjVA09p4qfFe6c4PbEoW6jaEvqpklDfPCLc CFMcz9aRHWtObXKbBhw1i8WYzo62MV4Io9M4REl2/GcOV0TVlk/nIt8ZSazs7aMKg9VP pzCupoKWsxbYxcwmSdjXQQgctqZso+wrIgK4cGIcA6eVMh25pNuLKmU3oZgAo18oH98F 5scQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1762878665; x=1763483465; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:date:message-id :x-gm-gg:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=bybkeY6YUl5SRT8XBgV3JMBrtdGGNVKGQ7cbU/fM7qs=; b=LL8hW65N8mUf+JJlFful1zf0pSRmxZ0UJWCz8glNSRWkBw9gO0op+bnqYcbvi0zTdb 0Rj7gNGPF27sXnIsuGCfj0VFpDycrY+014b2U6HbiGiVmctNc3Gu2D/LkXCu5Gy1EtQb AVUxfBs8IPyYvSpJEoPDpWhO+ocsVUr+rOXuMWGm+kaaG9O36I5k1X9KpiQ5oRLhk0gc /B9T2CVSl6miSu9mybqmLRN25t/3AVWQ6rH+5kjihTVF6tYGQFaHBSxdwHcVex3tJ8ln z1vNXxYToVDedUH+/qhpfz+k+xhvxsCX54oUuDyQAGSJuSDLU6JZyyZptzJn8G+UmEpy QFsw== X-Forwarded-Encrypted: i=1; AJvYcCXNLN/X0IEPkViiBKHQ1JejFcQPCjDF+KxAHBwhfDOUK7i2NBR1llWHuk1E7Y0ZBEiQtKfQYwROkBXyB7Oi@vger.kernel.org X-Gm-Message-State: AOJu0Yz/LlXxwUKPLv+pbkJjkW54BFkJ/yJF4XhbETXOPnv4Q3iM0Ayi VjOC8tGh6wxWEwGvV7dIlz5K6pM8T/cmb9c72CXc0MDUrAkWPHuzJjC6GSW0lrohKN3EmbqYnju AXtaVcCeOvVsb07X0psVaZy6kFSmEfCcjjGm0VeN9EnKNywoZR7BoBt7QDUoDiActo7k3 X-Gm-Gg: ASbGnctc0ocPndRmImkUC3dKOZ/R9CdOIL8DunlnMJs8QHUx+UG/DmsZ4OvmXyyovlU bJIhNsRTG4idyekj+r//i9ivXkmPp7HizZtUj6YGX9KJTqellxLJurPSE5n+bfnUES3VMvYaYPz evGF+36fF9dLEbs2YX+lRQbLm1BSRnhq7/u4f0jVp9D6ILH/Xcp6shB8ZBYX/Ld6O/MpOzXYA4d 8JBH1Ziyia6VZzxpvuDjkaR6Zcenlar9VrqWvRcLCq2VPTJrcEgx0YZr5mRiOCSoQ/264L2vnjS HRtlSfzpvmzhZDLIgTWHupvjHnDz22BPZolKRynMLP8EXbMs0cEF9ExSZXZ+WGMatJPzlOii1Ew mfEbwZrkiIG5IDdbV6gljaOPJvbaemlIf X-Received: by 2002:a17:90b:3a91:b0:33e:2d0f:479b with SMTP id 98e67ed59e1d1-3436cb7bcfcmr16607183a91.6.1762878664812; Tue, 11 Nov 2025 08:31:04 -0800 (PST) X-Google-Smtp-Source: AGHT+IEK0C7zoIdCCrbSGtOR2lA7hiOGv0VrSOdA1mvOcJK1ts7OjzqJ7ukZDrIrLaxwld0WkX5Shw== X-Received: by 2002:a17:90b:3a91:b0:33e:2d0f:479b with SMTP id 98e67ed59e1d1-3436cb7bcfcmr16607120a91.6.1762878664213; Tue, 11 Nov 2025 08:31:04 -0800 (PST) Received: from [10.216.22.22] ([202.46.23.19]) by smtp.gmail.com with ESMTPSA id 98e67ed59e1d1-343685301f8sm11854378a91.5.2025.11.11.08.30.53 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Tue, 11 Nov 2025 08:31:03 -0800 (PST) Message-ID: Date: Tue, 11 Nov 2025 22:00:51 +0530 Precedence: bulk X-Mailing-List: linux-arm-msm@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla/5.0 (Windows NT 10.0; Win64; x64; rv:102.0) Gecko/20100101 Thunderbird/102.5.1 Subject: Re: [PATCH v17 03/12] power: reset: reboot-mode: Add support for 64 bit magic Content-Language: en-US To: Bjorn Andersson Cc: Mukesh Ojha , Bartosz Golaszewski , Sebastian Reichel , Rob Herring , Sudeep Holla , Souvik Chakravarty , Krzysztof Kozlowski , Conor Dooley , Andy Yan , Mark Rutland , Lorenzo Pieralisi , Arnd Bergmann , Konrad Dybcio , cros-qcom-dts-watchers@chromium.org, Vinod Koul , Catalin Marinas , Will Deacon , Florian Fainelli , Moritz Fischer , John Stultz , Matthias Brugger , Krzysztof Kozlowski , Dmitry Baryshkov , Stephen Boyd , Andre Draszik , Kathiravan Thirumoorthy , linux-pm@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-arm-msm@vger.kernel.org, Elliot Berman , Xin Liu , Srinivas Kandagatla , Umang Chheda , Nirmesh Kumar Singh References: <20251109-arm-psci-system_reset2-vendor-reboots-v17-0-46e085bca4cc@oss.qualcomm.com> <20251109-arm-psci-system_reset2-vendor-reboots-v17-3-46e085bca4cc@oss.qualcomm.com> <20251110134529.uljjqzb3vhda3vya@hu-mojha-hyd.qualcomm.com> <681a72ba-d8fb-bfc2-d2bb-d80ac667bc5c@oss.qualcomm.com> <5c83c9a1-e123-95bb-1434-588ee8c52b25@oss.qualcomm.com> From: Shivendra Pratap In-Reply-To: Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Authority-Analysis: v=2.4 cv=OvhCCi/t c=1 sm=1 tr=0 ts=691364c9 cx=c_pps a=RP+M6JBNLl+fLTcSJhASfg==:117 a=j4ogTh8yFefVWWEFDRgCtg==:17 a=IkcTkHD0fZMA:10 a=6UeiqGixMTsA:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=VwQbUJbxAAAA:8 a=EUspDBNiAAAA:8 a=5lduEm2px6IFDn4QHGYA:9 a=3ZKOabzyN94A:10 a=QEXdDO2ut3YA:10 a=iS9zxrgQBfv6-_F4QbHw:22 X-Proofpoint-ORIG-GUID: NrUoVFIY_cZQYWxqXr3GhjCUuFyPfatS X-Proofpoint-GUID: NrUoVFIY_cZQYWxqXr3GhjCUuFyPfatS X-Proofpoint-Spam-Details-Enc: AW1haW4tMjUxMTExMDEzMyBTYWx0ZWRfX1I+0yOsNpPfy beqrU7bKL4o0EP5mzY2bk/FVKIDxVuREJxh/AuUa9PzwPiFB2Z9PC8ALbU8dbEzPd+twzUla619 ZN0/vY/Kh/nSjFnCeX3gKMFbFvxUdz57xODXpwM7MPwQqs/ZDmldEU2i6vOfOA6Y6/RJDqd0U8T 6Sjy2olFxGSt4knm9x5L/mQ7DzY8H1rCVpyRZI2woX2kWSa2XDrFrxyHjxHjAv0ukTYWga1/des PS+laiqiCxzl6nZDnGjdIlYHz4BF4I5ksk8nUXCUTNkNi1xqUnQAHnmu76og+YUMsBdDljL1Rnu 2xZ1AI3rdnsQzWimRXvpPKki5Ac86bFi8hWcScdRxJbgHXtY7admc5U1hYDY7uxhkPIXxY86+Bq 6wKT3z/L/6YYQpxrSOZQtaJ+9670QQ== X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.9,FMLib:17.12.100.49 definitions=2025-11-11_03,2025-11-11_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 clxscore=1015 priorityscore=1501 bulkscore=0 suspectscore=0 phishscore=0 lowpriorityscore=0 impostorscore=0 spamscore=0 adultscore=0 malwarescore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2510240001 definitions=main-2511110133 On 11/11/2025 9:55 PM, Bjorn Andersson wrote: > On Tue, Nov 11, 2025 at 08:20:43PM +0530, Shivendra Pratap wrote: >> >> >> On 11/11/2025 12:03 AM, Bjorn Andersson wrote: >>> On Mon, Nov 10, 2025 at 11:22:40PM +0530, Shivendra Pratap wrote: >>>> >>>> >>>> On 11/10/2025 10:00 PM, Bjorn Andersson wrote: >>>>> On Mon, Nov 10, 2025 at 07:15:29PM +0530, Mukesh Ojha wrote: >>>>>> On Sun, Nov 09, 2025 at 08:07:16PM +0530, Shivendra Pratap wrote: >>>>>>> Current reboot-mode supports a single 32-bit argument for any >>>>>>> supported mode. Some reboot-mode based drivers may require >>>>>>> passing two independent 32-bit arguments during a reboot >>>>>>> sequence, for uses-cases, where a mode requires an additional >>>>>>> argument. Such drivers may not be able to use the reboot-mode >>>>>>> driver. For example, ARM PSCI vendor-specific resets, need two >>>>>>> arguments for its operation – reset_type and cookie, to complete >>>>>>> the reset operation. If a driver wants to implement this >>>>>>> firmware-based reset, it cannot use reboot-mode framework. >>>>>>> >>>>>>> Introduce 64-bit magic values in reboot-mode driver to >>>>>>> accommodate dual 32-bit arguments when specified via device tree. >>>>>>> In cases, where no second argument is passed from device tree, >>>>>>> keep the upper 32-bit of magic un-changed(0) to maintain backward >>>>>>> compatibility. >>>>>>> >>>>>>> Update the current drivers using reboot-mode for a 64-bit magic >>>>>>> value. >>>> >>>> [SNIP..] >>>> >>>>>>> + if (magic > U32_MAX) >>>>>>> + return -EINVAL; >>>>>>> + >>>>>>> + magic_32 = magic; >>>>>>> + >>>>>>> syscon_rbm = container_of(reboot, struct syscon_reboot_mode, reboot); >>>>>>> >>>>>>> ret = regmap_update_bits(syscon_rbm->map, syscon_rbm->offset, >>>>>>> - syscon_rbm->mask, magic); >>>>>>> + syscon_rbm->mask, magic_32); >>>>> >>>>> As above, if we're no longer silently discarding bits, I think we should >>>>> compare the magic against syscon_rbm->mask. >>>>> >>>>> No need for a local variable, just type cast after checking the validity. >>>> >>>> Trying to summarize below why we added these check- >>>> >>>> the patch in v11 used typecasting and did not have any of these checks(link below): >>>> https://lore.kernel.org/all/20250717-arm-psci-system_reset2-vendor-reboots-v11-2-df3e2b2183c3@oss.qualcomm.com/ >>>> >>>> As per below upstream review, type cast was removed and bound checks were added all-over patchset: >>>> "As a general rule of thumb, code with casts is poor quality code. Try >>>> to write the code without casts." - >>>> https://lore.kernel.org/all/8d4a42b6-657f-4c30-8e25-4213d8d53a89@lunn.ch/ >>>> >>>> We can revert to the typecast way. Please suggest. >>>> >>> >>> Okay, I'm okay with Andrew's original request, stick to that for the >>> nvmem case. Although I don't fancy the name "magic_32", and would prefer >>> that you just call it "value" or something. >> >> sure will make it proper wherever applicable. >> >>> >>> >>> For pon and syscon however, I'm wondering why you have ignored Andrew's >>> other request from that same email: >>> >>> """ >>> You might be able to go further, and validate that magic actually fits >>> into the field when you consider the << pon->reason_shift. >>> """ >>> >>> Writing "if (magic > U32_MAX)" in a snippet of code where magic isn't >>> allowed to be more than either 32 or 64 is misleading. >>> >>> For syscon, it's true that the parameter is an unsigned long, but the >>> actual limit better be based on syscon_rbm->mask. >> >> May be i was not able to interpret it correctly. Basically tried to >> make sure that magic that now coming in a "u64 magic" should be passed >> ahead only it its a 32 bit value. >> > > That is the correct interpretation of the original ask. But what I'm > saying is that if you write: > > if (magic > U32_MAX) > > then that means "check that magic isn't larger than 32 bits". So the > reader will see that and understand that magic can only be 32 bits. > > But the actual PON magic value is 5 or 6 bits, not 32 - so you should > check that the value fits in 5 or 6 bits. sure. thanks. > >> So should i get rid of the checks done here for syscon and pon? >> > > Continuing to silently ignoring other bits would be one option, but > you've been asked to sanity check the values, so please do that. You > have the code, just compare with the correct value. ok. got it. thanks. thanks, Shivendra