From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: Date: Thu, 4 Jun 2015 11:52:59 -0700 From: Stephen Boyd To: Rhyland Klein Cc: Peter De Schrijver , Mike Turquette , Stephen Warren , Thierry Reding , Alexandre Courbot , Bill Huang , Paul Walmsley , Jim Lin , Benson Leung , linux-clk@vger.kernel.org, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v5 14/21] clk: tegra: pll: Adjust vco_min if SDM present Message-ID: <20150604185259.GA676@codeaurora.org> References: <1431451444-23155-1-git-send-email-rklein@nvidia.com> <1431451444-23155-16-git-send-email-rklein@nvidia.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii In-Reply-To: <1431451444-23155-16-git-send-email-rklein@nvidia.com> List-ID: On 05/12, Rhyland Klein wrote: > From: Bill Huang > > This code makes use of the SDM fractional divider if present to > contrain the allowable programming range of the PLL divider register s/contrain/constrain/ -- Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, a Linux Foundation Collaborative Project