From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A4E302BDC04 for ; Fri, 19 Dec 2025 10:39:28 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1766140770; cv=none; b=Dkn/gi3pSR+OGSrfT72lKMeau7h35bh2gw/HOCKd7+g7iYc1sJ93KjR1SB5s2kzR/+O9iXcCXUevPMgDVTamJpxqXNWke+GsOslUBq5n5RW9byLJGuNMX4pqlff4KcU5sbnVg/9VVyG9U+FG0oHknMph1ST3wHkOL1OZS/Y/Pws= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1766140770; c=relaxed/simple; bh=7q0eIdDp8G82SRQ433htFrFQ84ddqO54CFoHF+D8ubg=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=IBzmHXYXLGODg3cC1j/D3lDct07ApKVEi6TcqhhIYhxf50LzeaAb2Bzha0nnz9Wf40Ex26n3yTKcwFptnojV4ZesmPPBePpLrocVC//ZGhAfeBX8LOa6XKbIYpmj7qZfbyZtS1y5kgE0SFR6CkJoic5um0k/yLhewLcR3y58uAM= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com; spf=pass smtp.mailfrom=oss.qualcomm.com; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b=aa9J8c0Q; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b=EwVbwrXU; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=oss.qualcomm.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=qualcomm.com header.i=@qualcomm.com header.b="aa9J8c0Q"; dkim=pass (2048-bit key) header.d=oss.qualcomm.com header.i=@oss.qualcomm.com header.b="EwVbwrXU" Received: from pps.filterd (m0279864.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.11/8.18.1.11) with ESMTP id 5BJ4ceQK1772081 for ; Fri, 19 Dec 2025 10:39:28 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=qualcomm.com; h= cc:content-transfer-encoding:content-type:date:from:in-reply-to :message-id:mime-version:references:subject:to; s=qcppdkim1; bh= 2DKR9AVeR0G3xfx3EGv4Fd4mJGH4v4vlNnGmLfHUTiE=; b=aa9J8c0Q+s4A6fxi RpB373kzsso7Q4DLJJAahDc6UK1L8+3B/dd30QFSYPUNyd11k60pNBjPqqI9B3Yq k9hh1cYboVg8HxEOx+SHQxG+7aCtLGwD69FHnHSBaae7Nr1830F4ORaQumyakOci fHNg1tao98C6RYYEwl8Gg36E9Dym4oGvnhDBk+auUrBBx1URKZUvFDqLSNQkpqLo yO1/RnyvPBp/mV9CL3v+LfhtYy3U011LGADnFG5GAxi4HttPfqUBM3zaBL7p7KTd YOlN3fw7o83aej3k+KIo/67qlXOS1n/Pyz5Ial4QDyws2HkLIYBgFnoaOK9ySDrL YMfb7g== Received: from mail-pl1-f199.google.com (mail-pl1-f199.google.com [209.85.214.199]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 4b4r2bjbvk-1 (version=TLSv1.3 cipher=TLS_AES_128_GCM_SHA256 bits=128 verify=NOT) for ; Fri, 19 Dec 2025 10:39:27 +0000 (GMT) Received: by mail-pl1-f199.google.com with SMTP id d9443c01a7336-29f25a008dbso16195915ad.1 for ; Fri, 19 Dec 2025 02:39:27 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=oss.qualcomm.com; s=google; t=1766140767; x=1766745567; darn=vger.kernel.org; h=content-transfer-encoding:in-reply-to:from:content-language :references:cc:to:subject:user-agent:mime-version:date:message-id :from:to:cc:subject:date:message-id:reply-to; bh=2DKR9AVeR0G3xfx3EGv4Fd4mJGH4v4vlNnGmLfHUTiE=; b=EwVbwrXUYxi7dZ3iUimA4RtO3+r6B6vIKpWblQXoObl14ZYTRQsmRrApoNecCalFZn AauYymHV+H4B+7Mxi7OdoBspsxzEb2kKKNxCKNFzTXfXJxIgv1mVVEOrMEMSve7aFNA6 zGUDrmC3AgdVZg9QgTW4vEDaaFboF6UEv5ylJMKWqrtUQbrOPVyDUzvpl7b+ac0SiF7C PGnIK2VKPnPjruRHWIUl+l6jlTgSgoxjFfsf9cL+o8MpLu9UPlEaIM8+fPno3D5zBcjx 667i6Ub3YqxzZEwvRRXyOEMGoYi7nyQZu59LTv/PPKdVUKEqVnAPdjycgfukTs6ZpFbf paZw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1766140767; x=1766745567; h=content-transfer-encoding:in-reply-to:from:content-language :references:cc:to:subject:user-agent:mime-version:date:message-id :x-gm-gg:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=2DKR9AVeR0G3xfx3EGv4Fd4mJGH4v4vlNnGmLfHUTiE=; b=GsymzXlDvmDYHdUrYnwU/EXy5p1bVJAxTHLvO5jlIA4MpJcJ5dZ0NVo4GKXs0JDyUm 5J3A1azWMUf5qEIZ7vki6c0FnN9WZwTpFG/kMJkxIum15smmqBvUgDTmqo8ZHofGKmu4 sUvLJAc7Lz2HInQTYxEZO1HZU/p4SDkdX9fXRmWzXSOqIR2Co9l1AkkZitRWGxKAfklV 1tSxUzv5uMyih7HvZ6u+gFqGlGDN7uppCZQl8gkp5+o43sbVEDM3lqkDGLgaqHu8Cp4n AdSj+mr7wrydF9U5+VB/AXFmme2scw+JOfWP+ZZYuW94DO2rDXcGDCqM138jRzA5B2Fv +y/A== X-Forwarded-Encrypted: i=1; AJvYcCVU2gN01i29743/bnYnrDLJPJgSYskF6RHv6t55UH62QKZKMqOtfIwEZ+sHMmJ1r3ITi00pfu3WCZw=@vger.kernel.org X-Gm-Message-State: AOJu0YxWp0boCIAc0Qzlqn3dM7Z+8ZDMUQg/KmOMk1jfvjkR3XJdfLIP BvJ75peUANOFxr7O/TxkSZyK2xaZsDxrJqKUK0ge1BEzwOHFuR04kFo3X+22w/Jg3zS6OtCcI0S HzIPLswaGghNSjAJvOAR2Cq4Ed/0pQHIjPOYj4niRpPwWQkCoQqduqseS3os5FOU= X-Gm-Gg: AY/fxX76E/TcH2zoxtDQAS2AWo+vlM2EkMVDNuMjMQDCwPXojRBAUlUO/zuW2KUbgHb 173RHFOBv6QXTGEj5heX4qUvgDbG3Tr1nGi/eqVqunY0R4bfq3FwJ14kuXSvzCjnIfuPjMl0GZ6 Bo1Qbn4Z/sqWLpvwCap7flRxEsd96898fePGdgKgWOvMj0WqqLFdPTPdtAlx64uC6gROTYygdja Ag4i1pNsPrXhm4maMDMNWZjGwPy0QQtaf+yiGfh6Vr/n48tQgLlfe+mJpbd0wMpR6k4XnCrCuCN LSqVvzPO/nmYwRrx/P98GP2NwXL9oRPBDXohqXz1iFYlZnrjxlu/+mPcX9lHeJVqUX/pGBvbab4 pVsQQhf8ukPXn8M8aCuoL9cJXfvvA4PhSI+KABw== X-Received: by 2002:a17:902:e884:b0:2a0:b467:a7ce with SMTP id d9443c01a7336-2a2f27352a7mr27092875ad.36.1766140767104; Fri, 19 Dec 2025 02:39:27 -0800 (PST) X-Google-Smtp-Source: AGHT+IHHjjNmZyZL1M8MmrxLZpRtoEvO3hbj9TdfoS3U+i8ntekOrSW1gOPRLwiSGrbGBtNeQBc0kQ== X-Received: by 2002:a17:902:e884:b0:2a0:b467:a7ce with SMTP id d9443c01a7336-2a2f27352a7mr27092615ad.36.1766140766585; Fri, 19 Dec 2025 02:39:26 -0800 (PST) Received: from [10.217.217.147] ([202.46.22.19]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-2a2f3c66472sm19494225ad.13.2025.12.19.02.39.20 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 19 Dec 2025 02:39:26 -0800 (PST) Message-ID: <57ab2d5d-5aaa-4f9c-83ae-0f7ebc1e648b@oss.qualcomm.com> Date: Fri, 19 Dec 2025 16:09:18 +0530 Precedence: bulk X-Mailing-List: linux-clk@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v2 07/11] dt-bindings: clock: qcom: document the Kaanapali GPU Clock Controller To: Krzysztof Kozlowski , Konrad Dybcio Cc: Bjorn Andersson , Michael Turquette , Stephen Boyd , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Neil Armstrong , Maxime Coquelin , Alexandre Torgue , Vladimir Zapolskiy , Konrad Dybcio , Ajit Pandey , Imran Shaik , Jagadeesh Kona , linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-stm32@st-md-mailman.stormreply.com, linux-arm-kernel@lists.infradead.org, Jingyi Wang , Bryan O'Donoghue References: <20251125-kaanapali-mmcc-v2-v2-0-fb44e78f300b@oss.qualcomm.com> <20251125-kaanapali-mmcc-v2-v2-7-fb44e78f300b@oss.qualcomm.com> <20251126-elated-stoic-scorpion-25b630@kuoka> <503f445e-0d12-407d-bc77-f48ad335639b@oss.qualcomm.com> <3e8128f4-3cba-4c13-a846-e5f1638a1e0f@kernel.org> Content-Language: en-US From: Taniya Das In-Reply-To: <3e8128f4-3cba-4c13-a846-e5f1638a1e0f@kernel.org> Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 7bit X-Proofpoint-GUID: eMxJ7D5GqGgtuPzCyqXiOKZzMsbQ3DQy X-Proofpoint-ORIG-GUID: eMxJ7D5GqGgtuPzCyqXiOKZzMsbQ3DQy X-Proofpoint-Spam-Details-Enc: AW1haW4tMjUxMjE5MDA4NyBTYWx0ZWRfX4UYYvPfwkrGM u9yBjw9D2MexHKy9/SbZHrTm6Pt+LrLtRWMsyDJls5oBhPofSVPptpHX92ecC7cW1hw4I2wyXlS ODN9wV9UXGV/Kr23HPzm1DkluBBRaxoOy8eLlmUgHjk504J2wqVm8FDV/abdHTGoy01Z9qNZVpG Pi5KhRCVMDrJESSgzq68VMdYfsw0pS3w0/20p6LzEzKWW8YeilED8u5gl4gDpqhH+bx/iqUlNRf F714qsFd1E1LsF17E+XoG2W2K7ebj9qg9n7cRnMgA+JrS+eZS4zjUWVlZ880h2d2miy8Ifttecz zYxCtWNMK/Q5cH9eD0Fs6wDNgwwoMgjfp0Ph4LeUW/Zb8cNTr1y8yL9zTbenr9a22Nv0hoNjdTR 9LVNJVsSlPnV0a2AHm6HroZiGikNYGkrLzgHJtIg5g+marOKjMT1ranXtQiZL+meGPpEVofqtAx BOmJo9ZMErwtPgjzjQw== X-Authority-Analysis: v=2.4 cv=WYwBqkhX c=1 sm=1 tr=0 ts=69452b5f cx=c_pps a=JL+w9abYAAE89/QcEU+0QA==:117 a=fChuTYTh2wq5r3m49p7fHw==:17 a=IkcTkHD0fZMA:10 a=wP3pNCr1ah4A:10 a=s4-Qcg_JpJYA:10 a=VkNPw1HP01LnGYTKEx00:22 a=bZysObWQuULb7_ZgAGEA:9 a=QEXdDO2ut3YA:10 a=324X-CrmTo6CU4MGRt3R:22 X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1121,Hydra:6.1.9,FMLib:17.12.100.49 definitions=2025-12-19_03,2025-12-17_02,2025-10-01_01 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 lowpriorityscore=0 bulkscore=0 impostorscore=0 priorityscore=1501 clxscore=1015 phishscore=0 adultscore=0 suspectscore=0 spamscore=0 malwarescore=0 classifier=typeunknown authscore=0 authtc= authcc= route=outbound adjust=0 reason=mlx scancount=1 engine=8.22.0-2512120000 definitions=main-2512190087 On 12/17/2025 7:24 PM, Krzysztof Kozlowski wrote: > On 17/12/2025 14:21, Konrad Dybcio wrote: >> On 12/17/25 11:09 AM, Krzysztof Kozlowski wrote: >>> On 17/12/2025 10:32, Taniya Das wrote: >>>>>> >>>>>> We would like to leverage the existing common clock driver(GDSC) code to >>>>> >>>>> Fix the driver code if it cannot handle other cells. Your drivers do not >>>>> matter for choices made in bindings. >>>>> >>>> >>>> As it is still a clock controller from hardware design and in SW I will >>>> be map the entire hardware region and this way this clock controller >>>> will also be aligned to the existing clock controllers and keep the >>>> #power-domain-cells = <1> as other CCs. >>> >>> I don't see how this resolves my comment. >> >> Spanning the entire 0x6000-long block will remove your worry about this >> description only being 2-register-wide > > But that was not the comment here. Taniya replied under comment about > cells. We are not discussing here some other things... > I will review and add support for handling #power-domain-cells = <0> in our common code of clock & gdsc. However, the initial intent was to keep the GDSC phandle uniform across chipsets as this is a clock controller by hardware design, which is why #power-domain-cells was originally set to <1>. -- Thanks, Taniya Das