From: Vidya Sagar <vidyas@nvidia.com>
To: Andrew Murray <andrew.murray@arm.com>
Cc: lorenzo.pieralisi@arm.com, bhelgaas@google.com,
robh+dt@kernel.org, thierry.reding@gmail.com,
jonathanh@nvidia.com, kishon@ti.com,
gustavo.pimentel@synopsys.com, digetx@gmail.com,
mperttunen@nvidia.com, linux-pci@vger.kernel.org,
devicetree@vger.kernel.org, linux-tegra@vger.kernel.org,
linux-kernel@vger.kernel.org,
linux-arm-kernel@lists.infradead.org, kthota@nvidia.com,
mmaddireddy@nvidia.com, sagar.tv@gmail.com
Subject: Re: [PATCH V2 3/6] PCI: tegra: Add support to configure sideband pins
Date: Wed, 28 Aug 2019 21:46:26 +0530 [thread overview]
Message-ID: <015280f6-cf13-9a36-6ae7-77476d089af4@nvidia.com> (raw)
In-Reply-To: <20190828150739.GX14582@e119886-lin.cambridge.arm.com>
On 8/28/2019 8:37 PM, Andrew Murray wrote:
> On Wed, Aug 28, 2019 at 06:45:02PM +0530, Vidya Sagar wrote:
>> Add support to configure sideband signal pins when information is present
>> in respective controller's device-tree node.
>>
>> Signed-off-by: Vidya Sagar <vidyas@nvidia.com>
>> ---
>> V2:
>> * Addressed review comment from Andrew Murray
>> * Handled failure case of pinctrl_pm_select_default_state() cleanly
>>
>> drivers/pci/controller/dwc/pcie-tegra194.c | 11 +++++++++--
>> 1 file changed, 9 insertions(+), 2 deletions(-)
>>
>> diff --git a/drivers/pci/controller/dwc/pcie-tegra194.c b/drivers/pci/controller/dwc/pcie-tegra194.c
>> index fc0dbeb31d78..057ba4f9fbcd 100644
>> --- a/drivers/pci/controller/dwc/pcie-tegra194.c
>> +++ b/drivers/pci/controller/dwc/pcie-tegra194.c
>> @@ -1304,8 +1304,13 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie)
>> if (ret < 0) {
>> dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n",
>> ret);
>> - pm_runtime_disable(dev);
>> - return ret;
>> + goto fail_pm_get_sync;
>> + }
>> +
>> + ret = pinctrl_pm_select_default_state(pcie->dev);
>
> This patch looks OK, though you're still using pcie->dev here instead of dev.
I'll take care of this.
Thanks for the thorough review.
- Vidya Sagar
>
> Thanks,
>
> Andrew Murray
>
>> + if (ret < 0) {
>> + dev_err(dev, "Failed to configure sideband pins: %d\n", ret);
>> + goto fail_pinctrl;
>> }
>>
>> tegra_pcie_init_controller(pcie);
>> @@ -1332,7 +1337,9 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie)
>>
>> fail_host_init:
>> tegra_pcie_deinit_controller(pcie);
>> +fail_pinctrl:
>> pm_runtime_put_sync(dev);
>> +fail_pm_get_sync:
>> pm_runtime_disable(dev);
>> return ret;
>> }
>> --
>> 2.17.1
>>
next prev parent reply other threads:[~2019-08-28 16:16 UTC|newest]
Thread overview: 11+ messages / expand[flat|nested] mbox.gz Atom feed top
2019-08-28 13:14 [PATCH V2 0/6] PCI: tegra: Enable PCIe C5 controller of Tegra194 in p2972-0000 platform Vidya Sagar
2019-08-28 13:15 ` [PATCH V2 1/6] dt-bindings: PCI: tegra: Add sideband pins configuration entries Vidya Sagar
2019-08-28 13:15 ` [PATCH V2 2/6] dt-bindings: PCI: tegra: Add PCIe slot supplies regulator entries Vidya Sagar
2019-08-28 13:15 ` [PATCH V2 3/6] PCI: tegra: Add support to configure sideband pins Vidya Sagar
2019-08-28 15:07 ` Andrew Murray
2019-08-28 16:16 ` Vidya Sagar [this message]
2019-08-28 13:15 ` [PATCH V2 4/6] PCI: tegra: Add support to enable slot regulators Vidya Sagar
2019-08-28 15:20 ` Andrew Murray
2019-08-28 16:24 ` Thierry Reding
2019-08-28 13:15 ` [PATCH V2 5/6] arm64: tegra: Add configuration for PCIe C5 sideband signals Vidya Sagar
2019-08-28 13:15 ` [PATCH V2 6/6] arm64: tegra: Add PCIe slot supply information in p2972-0000 platform Vidya Sagar
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=015280f6-cf13-9a36-6ae7-77476d089af4@nvidia.com \
--to=vidyas@nvidia.com \
--cc=andrew.murray@arm.com \
--cc=bhelgaas@google.com \
--cc=devicetree@vger.kernel.org \
--cc=digetx@gmail.com \
--cc=gustavo.pimentel@synopsys.com \
--cc=jonathanh@nvidia.com \
--cc=kishon@ti.com \
--cc=kthota@nvidia.com \
--cc=linux-arm-kernel@lists.infradead.org \
--cc=linux-kernel@vger.kernel.org \
--cc=linux-pci@vger.kernel.org \
--cc=linux-tegra@vger.kernel.org \
--cc=lorenzo.pieralisi@arm.com \
--cc=mmaddireddy@nvidia.com \
--cc=mperttunen@nvidia.com \
--cc=robh+dt@kernel.org \
--cc=sagar.tv@gmail.com \
--cc=thierry.reding@gmail.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).