From: Antony Pavlov <antonynpavlov@gmail.com>
To: linux-mips@linux-mips.org
Cc: Marek Vasut <marex@denx.de>, Wills Wang <wills.wang@live.com>,
Daniel Schwierzeck <daniel.schwierzeck@gmail.com>,
Alban Bedel <albeu@free.fr>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@codeaurora.org>,
Rob Herring <robh+dt@kernel.org>,
Paul Burton <paul.burton@imgtec.com>,
linux-clk@vger.kernel.org, devicetree@vger.kernel.org
Subject: [RFC v5 01/15] WIP: clk: add Atheros AR933X SoCs clock driver
Date: Tue, 9 Feb 2016 11:13:47 +0300 [thread overview]
Message-ID: <1455005641-7079-2-git-send-email-antonynpavlov@gmail.com> (raw)
In-Reply-To: <1455005641-7079-1-git-send-email-antonynpavlov@gmail.com>
This driver can be easely upgraded for other Atheros
SoCs (e.g. AR724X/AR913X) support.
Signed-off-by: Antony Pavlov <antonynpavlov@gmail.com>
Cc: Alban Bedel <albeu@free.fr>
Cc: Michael Turquette <mturquette@baylibre.com>
Cc: Stephen Boyd <sboyd@codeaurora.org>
Cc: Rob Herring <robh+dt@kernel.org>
Cc: Paul Burton <paul.burton@imgtec.com>
Cc: linux-clk@vger.kernel.org
Cc: linux-mips@linux-mips.org
Cc: devicetree@vger.kernel.org
---
drivers/clk/Makefile | 1 +
drivers/clk/clk-ath79.c | 354 ++++++++++++++++++++++++++++++++++
include/dt-bindings/clock/ath79-clk.h | 22 +++
3 files changed, 377 insertions(+)
diff --git a/drivers/clk/Makefile b/drivers/clk/Makefile
index b038e36..d7ad50e 100644
--- a/drivers/clk/Makefile
+++ b/drivers/clk/Makefile
@@ -18,6 +18,7 @@ endif
# hardware specific clock types
# please keep this section sorted lexicographically by file/directory path name
obj-$(CONFIG_MACH_ASM9260) += clk-asm9260.o
+obj-$(CONFIG_ATH79) += clk-ath79.o
obj-$(CONFIG_COMMON_CLK_AXI_CLKGEN) += clk-axi-clkgen.o
obj-$(CONFIG_ARCH_AXXIA) += clk-axm5516.o
obj-$(CONFIG_COMMON_CLK_CDCE706) += clk-cdce706.o
diff --git a/drivers/clk/clk-ath79.c b/drivers/clk/clk-ath79.c
new file mode 100644
index 0000000..e899d31
--- /dev/null
+++ b/drivers/clk/clk-ath79.c
@@ -0,0 +1,354 @@
+/*
+ * Clock driver for Atheros AR933X SoCs
+ *
+ * Copyright (C) 2016 Antony Pavlov <antonynpavlov@gmail.com>
+ *
+ * This driver is based on Ingenic CGU linux driver by Paul Burton
+ * and AR9331 barebox driver by Antony Pavlov.
+ *
+ * This program is free software; you can redistribute it and/or
+ * modify it under the terms of the GNU General Public License as
+ * published by the Free Software Foundation; either version 2 of
+ * the License, or (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ */
+
+#include <linux/clk.h>
+#include <linux/clk-provider.h>
+#include <linux/clkdev.h>
+#include <linux/of.h>
+#include <linux/of_address.h>
+
+#include <dt-bindings/clock/ath79-clk.h>
+
+#include "asm/mach-ath79/ar71xx_regs.h"
+
+struct ath79_pll_info {
+ u32 div_shift;
+ u32 div_mask;
+};
+
+struct ath79_cblk;
+
+/**
+ * struct ath79_clk_info - information about a clock
+ * @name: name of the clock
+ * @type: a bitmask formed from ATH79_CLK_* values
+ * @parents: an index of parent of this clock
+ * within the clock_info array, or -1
+ * which correspond to no valid parent
+ * @pll: information valid if type includes ATH79_CLK_PLL
+ */
+struct ath79_clk_info {
+ const char *name;
+
+ enum {
+ ATH79_CLK_NONE = 0,
+ ATH79_CLK_EXT = 1,
+ ATH79_CLK_PLL = 2,
+ ATH79_CLK_ALIAS = 3,
+ } type;
+
+ struct ath79_cblk *cblk;
+ int parent;
+
+ struct ath79_pll_info pll;
+};
+
+struct ath79_cblk {
+ struct device_node *np;
+ void __iomem *base;
+
+ const struct ath79_clk_info *clock_info;
+ struct clk_onecell_data clocks;
+};
+
+/**
+ * struct ath79_clk - private data for a clock
+ * @hw: see Documentation/clk.txt
+ * @cblk: a pointer to the cblk data
+ * @idx: the index of this clock cblk->clock_info
+ * @pll: information valid if type includes ATH79_CLK_PLL
+ */
+struct ath79_clk {
+ struct clk_hw hw;
+ struct ath79_cblk *cblk;
+ unsigned idx;
+};
+
+#define to_ath79_clk(_hw) container_of(_hw, struct ath79_clk, hw)
+
+static const struct ath79_clk_info ar9331_clocks[] = {
+
+ /* External clock */
+ [ATH79_CLK_REF] = { "ref", ATH79_CLK_EXT },
+
+ [ATH79_CLK_CPU] = {
+ "cpu", ATH79_CLK_PLL,
+ .parent = ATH79_CLK_REF,
+ .pll = {
+ .div_shift = AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT,
+ .div_mask = AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK,
+ },
+ },
+
+ [ATH79_CLK_DDR] = {
+ "ddr", ATH79_CLK_PLL,
+ .parent = ATH79_CLK_REF,
+ .pll = {
+ .div_shift = AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT,
+ .div_mask = AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK,
+ },
+ },
+
+ [ATH79_CLK_AHB] = {
+ "ahb", ATH79_CLK_PLL,
+ .parent = ATH79_CLK_REF,
+ .pll = {
+ .div_shift = AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT,
+ .div_mask = AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK,
+ },
+ },
+
+ [ATH79_CLK_WDT] = {
+ "wdt", ATH79_CLK_ALIAS,
+ .parent = ATH79_CLK_AHB,
+ },
+
+ [ATH79_CLK_UART] = {
+ "uart", ATH79_CLK_ALIAS,
+ .parent = ATH79_CLK_REF,
+ },
+};
+
+struct ath79_cblk *
+ath79_cblk_new(const struct ath79_clk_info *clock_info,
+ unsigned num_clocks, struct device_node *np)
+{
+ struct ath79_cblk *cblk;
+
+ cblk = kzalloc(sizeof(*cblk), GFP_KERNEL);
+ if (!cblk)
+ goto err_out;
+
+ cblk->base = of_iomap(np, 0);
+ if (!cblk->base) {
+ pr_err("%s: failed to map clock block registers\n", __func__);
+ goto err_out_free;
+ }
+
+ cblk->np = np;
+ cblk->clock_info = clock_info;
+ cblk->clocks.clk_num = num_clocks;
+
+ return cblk;
+
+err_out_free:
+ kfree(cblk);
+
+err_out:
+ return NULL;
+}
+
+static unsigned long
+ath79_pll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
+{
+ struct ath79_clk *ath79_clk = to_ath79_clk(hw);
+ struct ath79_cblk *cblk = ath79_clk->cblk;
+ const struct ath79_clk_info *clk_info = &cblk->clock_info[ath79_clk->idx];
+ const struct ath79_pll_info *pll_info;
+ unsigned long rate;
+ unsigned long freq;
+ u32 clock_ctrl;
+ u32 cpu_config;
+ u32 t;
+
+ BUG_ON(clk_info->type != ATH79_CLK_PLL);
+
+ clock_ctrl = __raw_readl(cblk->base + AR933X_PLL_CLOCK_CTRL_REG);
+
+ if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
+ return parent_rate;
+ }
+
+ cpu_config = __raw_readl(cblk->base + AR933X_PLL_CPU_CONFIG_REG);
+
+ t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
+ AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
+ freq = parent_rate / t;
+
+ t = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
+ AR933X_PLL_CPU_CONFIG_NINT_MASK;
+ freq *= t;
+
+ t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
+ AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
+ if (t == 0)
+ t = 1;
+
+ freq >>= t;
+
+ pll_info = &clk_info->pll;
+
+ t = ((clock_ctrl >> pll_info->div_shift) & pll_info->div_mask) + 1;
+ rate = freq / t;
+
+ return rate;
+}
+
+static const struct clk_ops ath79_pll_clk_ops = {
+ .recalc_rate = ath79_pll_recalc_rate,
+};
+
+static int ath79_register_clock(struct ath79_cblk *cblk, unsigned idx)
+{
+ const struct ath79_clk_info *clk_info = &cblk->clock_info[idx];
+ const struct ath79_clk_info *parent_clk_info;
+ struct clk_init_data clk_init;
+ struct ath79_clk *ath79_clk = NULL;
+ struct clk *clk;
+ int err = -EINVAL;
+
+ if (clk_info->type == ATH79_CLK_EXT) {
+ clk = of_clk_get_by_name(cblk->np, clk_info->name);
+ if (IS_ERR(clk)) {
+ pr_err("%s: no external clock '%s' provided\n",
+ __func__, clk_info->name);
+ err = -ENODEV;
+ goto out;
+ }
+
+ err = clk_register_clkdev(clk, clk_info->name, NULL);
+ if (err) {
+ clk_put(clk);
+ goto out;
+ }
+
+ cblk->clocks.clks[idx] = clk;
+
+ return 0;
+ }
+
+ parent_clk_info = &cblk->clock_info[clk_info->parent];
+
+ if (clk_info->type == ATH79_CLK_ALIAS) {
+ clk = clk_register_fixed_factor(NULL, clk_info->name,
+ parent_clk_info->name, 0, 1, 1);
+ if (IS_ERR(clk)) {
+ pr_err("%s: failed to register clock '%s'\n", __func__,
+ clk_info->name);
+ err = PTR_ERR(clk);
+ goto out;
+ }
+
+ cblk->clocks.clks[idx] = clk;
+
+ return 0;
+ }
+
+ if (!clk_info->type) {
+ pr_err("%s: no clock type specified for '%s'\n", __func__,
+ clk_info->name);
+ goto out;
+ }
+
+ ath79_clk = kzalloc(sizeof(*ath79_clk), GFP_KERNEL);
+ if (!ath79_clk) {
+ err = -ENOMEM;
+ goto out;
+ }
+
+ ath79_clk->hw.init = &clk_init;
+ ath79_clk->cblk = cblk;
+ ath79_clk->idx = idx;
+
+ clk_init.name = clk_info->name;
+ clk_init.flags = 0;
+ clk_init.parent_names = &parent_clk_info->name;
+ clk_init.num_parents = 1;
+
+ if (clk_info->type == ATH79_CLK_PLL) {
+ clk_init.ops = &ath79_pll_clk_ops;
+ }
+
+ clk = clk_register(NULL, &ath79_clk->hw);
+ if (IS_ERR(clk)) {
+ pr_err("%s: failed to register clock '%s'\n", __func__,
+ clk_info->name);
+ err = PTR_ERR(clk);
+ goto out;
+ }
+
+ err = clk_register_clkdev(clk, clk_info->name, NULL);
+ if (err)
+ goto out;
+
+ cblk->clocks.clks[idx] = clk;
+out:
+ if (err)
+ kfree(ath79_clk);
+
+ return err;
+}
+
+static int ath79_cblk_register_clocks(struct ath79_cblk *cblk)
+{
+ unsigned i;
+ int err;
+
+ cblk->clocks.clks = kcalloc(cblk->clocks.clk_num, sizeof(struct clk *),
+ GFP_KERNEL);
+ if (!cblk->clocks.clks) {
+ err = -ENOMEM;
+ goto err_out;
+ }
+
+ for (i = 0; i < cblk->clocks.clk_num; i++) {
+ err = ath79_register_clock(cblk, i);
+ if (err)
+ goto err_out_unregister;
+ }
+
+ err = of_clk_add_provider(cblk->np, of_clk_src_onecell_get,
+ &cblk->clocks);
+ if (err)
+ goto err_out_unregister;
+
+ return 0;
+
+err_out_unregister:
+ for (i = 0; i < cblk->clocks.clk_num; i++) {
+ if (!cblk->clocks.clks[i])
+ continue;
+ if (cblk->clock_info[i].type == ATH79_CLK_EXT)
+ clk_put(cblk->clocks.clks[i]);
+ else
+ clk_unregister(cblk->clocks.clks[i]);
+ }
+
+ kfree(cblk->clocks.clks);
+
+err_out:
+ return err;
+}
+
+static void __init ar9130_init(struct device_node *np)
+{
+ int retval;
+ struct ath79_cblk *cblk;
+
+ cblk = ath79_cblk_new(ar9331_clocks, ARRAY_SIZE(ar9331_clocks), np);
+ if (!cblk) {
+ pr_err("%s: failed to initialise clk block\n", __func__);
+ return;
+ }
+
+ retval = ath79_cblk_register_clocks(cblk);
+ if (retval)
+ pr_err("%s: failed to register clocks\n", __func__);
+}
+CLK_OF_DECLARE(ar933x_clk, "qca,ar9330-pll", ar9130_init);
diff --git a/include/dt-bindings/clock/ath79-clk.h b/include/dt-bindings/clock/ath79-clk.h
new file mode 100644
index 0000000..1c6fb04
--- /dev/null
+++ b/include/dt-bindings/clock/ath79-clk.h
@@ -0,0 +1,22 @@
+/*
+ * Copyright (C) 2014, 2016 Antony Pavlov <antonynpavlov@gmail.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ *
+ */
+
+#ifndef __DT_BINDINGS_ATH79_CLK_H
+#define __DT_BINDINGS_ATH79_CLK_H
+
+#define ATH79_CLK_REF 0
+#define ATH79_CLK_CPU 1
+#define ATH79_CLK_DDR 2
+#define ATH79_CLK_AHB 3
+#define ATH79_CLK_WDT 4
+#define ATH79_CLK_UART 5
+
+#define ATH79_CLK_END 6
+
+#endif /* __DT_BINDINGS_ATH79_CLK_H */
--
2.7.0
next parent reply other threads:[~2016-02-09 8:13 UTC|newest]
Thread overview: 21+ messages / expand[flat|nested] mbox.gz Atom feed top
[not found] <1455005641-7079-1-git-send-email-antonynpavlov@gmail.com>
2016-02-09 8:13 ` Antony Pavlov [this message]
2016-02-09 11:05 ` [RFC v5 01/15] WIP: clk: add Atheros AR933X SoCs clock driver Marek Vasut
[not found] ` <1455005641-7079-2-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 21:51 ` Alban
2016-02-11 12:50 ` Antony Pavlov
2016-02-12 2:21 ` Michael Turquette
[not found] ` <1455005641-7079-1-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 8:13 ` [RFC v5 02/15] dt-bindings: clock: qca,ath79-pll: fix copy-paste typos Antony Pavlov
[not found] ` <1455005641-7079-3-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 11:05 ` Marek Vasut
2016-02-09 21:52 ` Alban
2016-02-12 14:52 ` Rob Herring
2016-02-09 8:13 ` [RFC v5 05/15] MIPS: dts: qca: introduce AR9331 devicetree Antony Pavlov
[not found] ` <1455005641-7079-6-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 11:12 ` Marek Vasut
2016-02-09 8:13 ` [RFC v5 06/15] MIPS: ath79: add initial support for TP-LINK MR3020 Antony Pavlov
[not found] ` <1455005641-7079-7-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 11:13 ` Marek Vasut
2016-02-09 8:13 ` [RFC v5 09/15] devicetree: add Dragino vendor id Antony Pavlov
2016-02-09 8:13 ` [RFC v5 10/15] MIPS: ath79: add initial support for Dragino MS14 (Dragino 2) Antony Pavlov
[not found] ` <1455005641-7079-11-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-09 11:16 ` Marek Vasut
2016-02-09 8:13 ` [RFC v5 11/15] devicetree: add Onion Corporation vendor id Antony Pavlov
2016-02-09 8:13 ` [RFC v5 12/15] MIPS: ath79: add initial support for Onion Omega Antony Pavlov
2016-02-09 8:13 ` [RFC v5 13/15] devicetree: add DPTechnics vendor id Antony Pavlov
[not found] ` <1455005641-7079-14-git-send-email-antonynpavlov-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2016-02-12 14:53 ` Rob Herring
2016-02-09 8:14 ` [RFC v5 14/15] MIPS: ath79: add DPT-Module support Antony Pavlov
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1455005641-7079-2-git-send-email-antonynpavlov@gmail.com \
--to=antonynpavlov@gmail.com \
--cc=albeu@free.fr \
--cc=daniel.schwierzeck@gmail.com \
--cc=devicetree@vger.kernel.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-mips@linux-mips.org \
--cc=marex@denx.de \
--cc=mturquette@baylibre.com \
--cc=paul.burton@imgtec.com \
--cc=robh+dt@kernel.org \
--cc=sboyd@codeaurora.org \
--cc=wills.wang@live.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).